MK20DN512VLL10 Freescale Semiconductor, MK20DN512VLL10 Datasheet - Page 49

no-image

MK20DN512VLL10

Manufacturer Part Number
MK20DN512VLL10
Description
ARM Microcontrollers - MCU Kinetis 512K
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MK20DN512VLL10

Rohs
yes
Core
ARM Cortex M4
Processor Series
MK20DN512
Data Bus Width
32 bit
Maximum Clock Frequency
100 MHz
Program Memory Size
512 KB
Data Ram Size
128 KB
On-chip Adc
Yes
Operating Supply Voltage
1.71 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-100
Mounting Style
SMD/SMT
A/d Bit Size
16 bit
A/d Channels Available
2
Interface Type
CAN, I2C, I2S, SPI, UART, USB
Maximum Operating Temperature
+ 105 C
Minimum Operating Temperature
- 40 C
Number Of Timers
2
On-chip Dac
Yes
Program Memory Type
Flash
Supply Voltage - Max
3.6 V
Supply Voltage - Min
1.71 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK20DN512VLL10
Manufacturer:
FREESCALE
Quantity:
450
Part Number:
MK20DN512VLL10
0
6.6.3.2 12-bit DAC operating behaviors
1. Settling within ±1 LSB
2. The INL is measured for 0+100mV to V
3. The DNL is measured for 0+100 mV to V
4. The DNL is measured for 0+100mV to V
5. Calculated by a best fit curve from V
6. VDDA = 3.0V, reference select set for VDDA (DACx_CO:DACRFS = 1), high power mode(DACx_C0:LPEN = 0), DAC set
Freescale Semiconductor, Inc.
I
I
DDA_DACH
t
DDA_DACL
V
Symbol
CCDACLP
V
V
t
t
PSRR
DACHP
OFFSET
DACLP
dacouth
DNL
DNL
dacoutl
T
Rop
to 0x800, Temp range from -40C to 105C
T
BW
INL
SR
CT
E
P
P
CO
GE
G
Supply current — low-power mode
Supply current — high-speed mode
Full-scale settling time (0x080 to 0xF7F) —
low-power mode
Full-scale settling time (0x080 to 0xF7F) —
high-power mode
Code-to-code settling time (0xBF8 to 0xC08)
— low-power mode and high-speed mode
DAC output voltage range low — high-speed
mode, no load, DAC set to 0x000
DAC output voltage range high — high-
speed mode, no load, DAC set to 0xFFF
Integral non-linearity error — high speed
mode
Differential non-linearity error — V
V
Differential non-linearity error — V
VREF_OUT
Offset error
Gain error
Power supply rejection ratio, V
Temperature coefficient offset voltage
Temperature coefficient gain error
Output resistance load = 3 kΩ
Slew rate -80h→ F7Fh→ 80h
Channel to channel cross talk
3dB bandwidth
Description
• High power (SP
• Low power (SP
• High power (SP
• Low power (SP
Table 33. 12-bit DAC operating behaviors
LP
LP
HP
HP
)
)
)
)
K20 Sub-Family Data Sheet, Rev. 2, 12/2012.
SS
+100 mV to V
DDA
DACR
DACR
DACR
DACR
DACR
> = 2.4 V
−100 mV
−100 mV with V
−100 mV
> 2
=
DACR
V
−100
−100 mV
0.05
Min.
550
DACR
1.2
60
40
DDA
> 2.4V
0.000421
±0.4
±0.1
0.12
Typ.
100
0.7
3.7
1.7
15
Peripheral operating requirements and behaviors
V
1200
Max.
±0.8
±0.6
330
200
100
250
DACR
-80
30
±8
±1
±1
90
1
%FSR/C
%FSR
%FSR
μV/C
V/μs
LSB
LSB
LSB
Unit
kHz
mV
mV
μA
μA
dB
dB
μs
μs
μs
Ω
Notes
1
1
1
2
3
4
5
5
6
49

Related parts for MK20DN512VLL10