MPC8536BVTATLA Freescale Semiconductor, MPC8536BVTATLA Datasheet - Page 98

no-image

MPC8536BVTATLA

Manufacturer Part Number
MPC8536BVTATLA
Description
Microprocessors - MPU 8536 NON E
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8536BVTATLA

Product Category
Microprocessors - MPU
Rohs
yes
Processor Series
PowerQUICC III
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
250 MHz
Program Memory Size
32 KB
Data Ram Size
512 KB
Interface Type
I2C, USB
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
0 C to + 105 C
Mounting Style
SMD/SMT
Package / Case
MAPBGA-783
Electrical Characteristics
The other detailed AC requirements of the SerDes Reference Clocks is defined by each interface protocol based on application
usage. See the following sections for detailed information:
2.20.2.4.1
SD1_REF_CLK/SD1_REF_CLK were designed to work with a spread spectrum clock (+0 to -0.5% spreading at 30–33 kHz
rate is allowed), assuming both ends have same reference clock. For better results, a source without significant unintended
modulation should be used.
SD2_REF_CLK/SD2_REF_CLK are not intended to be used with, and should not be clocked by, a spread spectrum clock
source.
2.20.3
This figure shows the reference circuits for SerDes data lane’s transmitter and receiver.
The DC and AC specification of SerDes data lanes are defined in each interface protocol section below (PCI Express, SATA or
SGMII) in this document based on the application usage:
Please note that external AC Coupling capacitor is required for the above three serial transmission protocols with the capacitor
value defined in specification of each protocol section.
98
SD n _REF_CLK
SD n _REF_CLK
SD n _REF_CLK
V
Section 2.9.3.2, “AC Requirements for SGMII SD2_REF_CLK and
Section 2.21.2, “AC Requirements for PCI Express SerDes
Section 2.9.3, “SGMII Interface Electrical Characteristics”
Section 2.21, “PCI Express”
Section 2.16, “Serial ATA (SATA)”
CROSS MEDIAN
SerDes Transmitter and Receiver Reference Circuits
Figure 67. Single-Ended Measurement Points for Rise and Fall Time Matching
Spread Spectrum Clock
MPC8535E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 5
Transmitter
Figure 68. SerDes Transmitter and Receiver Reference Circuits
50 Ω
50 Ω
SD1_TXn or
SD2_TXn
SD1_TXn or
SD2_TXn
V
V
CROSS MEDIAN
CROSS MEDIAN
Clocks”
SD1_RXn or
SD2_RXn
SD1_RXn or
SD2_RXn
SD n _REF_CLK
SD n _REF_CLK
V
CROSS MEDIAN
+ 100 mV
– 100 mV
SD2_REF_CLK”
50 Ω
50 Ω
T
Receiver
FALL
Freescale Semiconductor
T
RISE

Related parts for MPC8536BVTATLA