DAC1008D650HN/C1 NXP Semiconductors, DAC1008D650HN/C1 Datasheet - Page 37

no-image

DAC1008D650HN/C1

Manufacturer Part Number
DAC1008D650HN/C1
Description
Digital to Analog Converters - DAC DL 10BIT DAC 650MSPS 2X 4X OR 8X INT
Manufacturer
NXP Semiconductors
Datasheet

Specifications of DAC1008D650HN/C1

Rohs
yes
Factory Pack Quantity
260
NXP Semiconductors
DAC1008D650
Product data sheet
10.13.4 Phase correction
10.15.1 Register description
10.15.2 Detailed descriptions of registers
10.14 Power and grounding
10.15 Configuration interface
The Analog Quadrature Modulator which follows the DACs may have a phase imbalance
which will result in undesired sidebands. By adjusting the phase between the I and Q
channels, the spur can be reduced.
Without compensation the I and Q have a phase difference of  / 2 (90). The registers
PHASECORR_CNTRL0 and PHASECORR_CNTRL1 located in register page 0 allow a
phase variation from 75.7 to 104.3. The two registers define a signed value that ranges
from 512 to +511. The resulting phase compensation (in radians) is given by the
equation: PHASE_CORR[9:0] / 2048.
The power supplies should be decoupled with the following ground pins to optimize the
decoupling:
DAC1008D650 implements indirect addressing using a page access method. The
page-address is located at address 0x1F and is by default 0x00, which selects page 0 as
default page. For example, to access registers which configure the JESDRX, one must
first activate page 4 by writing 0x04 to the page-address 0x1F.
The DAC1008D650 contains six different pages.
The device has no embedded power-on-reset feature. Driving the RESET_N pin to set the
device to its default state is mandatory.
The register information has been provided in page form accompanied by a detailed
description for each bit in the tables following the register allocation map of each page.
V
pin 32 with pin 31
DDA(1V8)
: pin 38 with pin 37; pin 44 with pin 43; pin 11 with pin 12; pin 17 with pin 18;
All information provided in this document is subject to legal disclaimers.
Rev. 3 — 31 January 2012
2, 4 or 8 interpolating DAC with JESD204A
DAC1008D650
© NXP B.V. 2012. All rights reserved.
37 of 98

Related parts for DAC1008D650HN/C1