NetduinoPlus2 Netduino, NetduinoPlus2 Datasheet - Page 33

no-image

NetduinoPlus2

Manufacturer Part Number
NetduinoPlus2
Description
Development Boards & Kits - ARM NETDUINO PLUS 2
Manufacturer
Netduino
Datasheet

Specifications of NetduinoPlus2

Rohs
yes
Product
Development Boards
Tool Is For Evaluation Of
STM32F405RG
Core
ARM Cortex M4
Interface Type
I2C, SPI, UART, USB
Operating Supply Voltage
7.5 v to 9 V
Data Bus Width
32 bit
Description/function
Arduino form factor
Dimensions
2.8 in x 2.1 in
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
STM32F405xx, STM32F407xx
2.2.25
2.2.26
2.2.27
Audio PLL (PLLI2S)
The devices feature an additional dedicated PLL for audio I
achieve error-free I
performance, while using USB peripherals.
The PLLI2S configuration can be modified to manage an I
disabling the main PLL (PLL) used for CPU, USB and Ethernet interfaces.
The audio PLL can be programmed with very low error to obtain sampling rates ranging
from 8 KHz to 192 KHz.
In addition to the audio PLL, a master clock input pin can be used to synchronize the I2S
flow with an external PLL (or Codec output).
Secure digital input/output interface (SDIO)
An SD/SDIO/MMC host interface is available, that supports MultiMediaCard System
Specification Version 4.2 in three different databus modes: 1-bit (default), 4-bit and 8-bit.
The interface allows data transfer at up to 48 MHz, and is compliant with the SD Memory
Card Specification Version 2.0.
The SDIO Card Specification Version 2.0 is also supported with two different databus
modes: 1-bit (default) and 4-bit.
The current version supports only one SD/SDIO/MMC4.2 card at any one time and a stack
of MMC4.1 or previous.
In addition to SD/SDIO/MMC, this interface is fully compliant with the CE-ATA digital protocol
Rev1.1.
Ethernet MAC interface with dedicated DMA and IEEE 1588 support
Peripheral available only on the STM32F407xx devices.
The STM32F407xx devices provide an IEEE-802.3-2002-compliant media access controller
(MAC) for ethernet LAN communications through an industry-standard medium-
independent interface (MII) or a reduced medium-independent interface (RMII). The
STM32F407xx requires an external physical interface device (PHY) to connect to the
physical LAN bus (twisted-pair, fiber, etc.). the PHY is connected to the STM32F407xx MII
port using 17 signals for MII or 9 signals for RMII, and can be clocked using the 25 MHz
(MII) from the STM32F407xx.
2
S sampling clock accuracy without compromising on the CPU
Doc ID 022152 Rev 3
2
S sample rate change without
2
S application. It allows to
Description
33/180

Related parts for NetduinoPlus2