MT46V128M4BN-6:D Micron Technology Inc, MT46V128M4BN-6:D Datasheet - Page 80

IC DDR SDRAM 512MBIT 6NS 60FBGA

MT46V128M4BN-6:D

Manufacturer Part Number
MT46V128M4BN-6:D
Description
IC DDR SDRAM 512MBIT 6NS 60FBGA
Manufacturer
Micron Technology Inc
Datasheets

Specifications of MT46V128M4BN-6:D

Format - Memory
RAM
Memory Type
DDR SDRAM
Memory Size
512M (128Mx4)
Speed
6ns
Interface
Parallel
Voltage - Supply
2.3 V ~ 2.7 V
Operating Temperature
0°C ~ 70°C
Package / Case
60-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT46V128M4BN-6:D
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT46V128M4BN-6:D TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Figure 53:
SELF REFRESH
PDF: 09005aef80a1d9d4/Source: 09005aef82a95a3a
DDR_x4x8x16_Core2.fm - 512Mb DDR: Rev. L; Core DDR Rev. A 4/07 EN
COMMAND
ADDRESS
BA0, BA1
DQS
DM
CK#
CKE
DQ
A10
CK
Auto Refresh Mode
5
5
5
Notes:
t
t
IS
IS
NOP 1
T0
t
t
IH
IH
Although not a JEDEC requirement, to provide for future functionality features, CKE
must be active (HIGH) during the AUTO REFRESH period. The AUTO REFRESH period
begins when the AUTO REFRESH command is registered and ends
1. NOP commands are shown for ease of illustration; other valid commands may be possible at
2. NOP or COMMAND INHIBIT are the only commands allowed until after
3. The second AUTO REFRESH is not required and is only shown as an example of two back-to-
4. “Don’t Care” if A10 is HIGH at this point; A10 must be HIGH if more than one bank is active
5. DM, DQ, and DQS signals are all “Don’t Care”/High-Z for the operations shown.
When in the self refresh mode, the DDR SDRAM retains data without external clocking.
The DLL is automatically disabled upon entering SELF REFRESH and is automatically
enabled upon exiting SELF REFRESH (A DLL reset and 200 clock cycles must then occur
before a READ command can be issued). Input signals except CKE are “Don’t Care”
during SELF REFRESH. V
REFRESH.
The procedure for exiting SELF REFRESH requires a sequence of commands. First, CK
and CK# must be stable prior to CKE going back HIGH. Once CKE is HIGH, the DDR
SDRAM must have NOP commands issued for
completion of any internal refresh in progress. A simple algorithm for meeting both
refresh and DLL requirements is to apply NOPs for
ALL BANKS
ONE BANK
t
Bank(s) 4
IS
PRE
these times. CKE must be active during clock-positive transitions.
be active during clock-positive transitions.
back AUTO REFRESH commands.
(i.e., must precharge all active banks).
T1
t
IH
CK
VALID
NOP 1
T2
t
CH
t RP
t
CL
NOP 1
T3
REF
voltage is also required for the full duration of SELF
80
T4
AR
(
(
(
(
(
(
(
(
(
)
)
)
)
)
)
)
)
)
(
(
(
(
(
(
(
(
(
)
)
)
)
)
)
)
)
)
(
(
(
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
)
)
)
Micron Technology, Inc., reserves the right to change products or specifications without notice.
t RFC
NOP 1,2
Ta0
t
512Mb: x4, x8, x16 DDR SDRAM
XSNR because time is required for the
t
Ta1
XSRD time, then a DLL RESET (via
AR 3
(
(
(
(
(
(
(
(
(
)
)
)
)
)
)
)
)
)
(
(
(
(
(
(
(
(
(
)
)
)
)
)
)
)
)
)
(
(
(
(
(
(
(
(
(
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
(
)
)
)
)
)
)
)
)
)
)
VALID
NOP 1,2
Tb0
©2000 Micron Technology, Inc. All rights reserved.
t
RFC later.
t RFC
t
RFC time; CKE must
NOP 1
Tb1
Operations
DON’T CARE
Tb2
ACT
RA
RA
BA

Related parts for MT46V128M4BN-6:D