LAN9313-NZW SMSC, LAN9313-NZW Datasheet - Page 140

Ethernet ICs Three Port 10/100 Ethernet Switch

LAN9313-NZW

Manufacturer Part Number
LAN9313-NZW
Description
Ethernet ICs Three Port 10/100 Ethernet Switch
Manufacturer
SMSC
Type
Three Port Managed Ethernet Switchr
Datasheet

Specifications of LAN9313-NZW

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Switches
Number Of Transceivers
1
Standard Supported
802.3, 802.3u
Data Rate
10 Mbps, 100 Mbps
Supply Voltage (max)
3.6 V
Supply Voltage (min)
0 V
Supply Current (max)
155 mA, 270 mA
Maximum Operating Temperature
+ 70 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9313-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LAN9313-NZW
Manufacturer:
SMSC
Quantity:
20 000
Revision 1.7 (06-29-10)
10.4
10.5
10.6
The IEEE 1588 Clock/Events block is responsible for generating and controlling all IEEE 1588 clock
related events. A 64-bit comparator is included in this block which compares the 64-bit IEEE 1588 clock
with a 64-bit Clock Target loaded in the
( 1 5 8 8 _ C L O C K _ TA R G E T _ H I )
(1588_CLOCK_TARGET_LO).
When the IEEE 1588 clock equals the Clock Target, a clock event occurs which triggers the following:
Note: Writing the IEEE 1588 clock may cause the interrupt event to occur if the new IEEE 1588 clock
The Clock Target reload function (RELOAD_ADD = 1) allows the host to pre-load the next trigger time.
The add function (RELOAD_ADD = 0), allows for a repeatable event. When the Clock Target overflows,
it will wrap around past 0, as will the 64-bit IEEE 1588 clock. Since the Clock Target and Reload / Add
Registers are 64-bits, they require two 32-bit write cycles, one to each half, before the registers are
affected. The writes may be in any order.
In addition to time stamping PTP packets, the IEEE 1588 clock value can be saved into a set of clock
capture registers based on the GPIO[9:8] inputs. When configured as outputs, GPIO[9:8] can be used
to output a signal based on an IEEE 1588 clock target compare event. Refer to
IEEE 1588 Timestamping," on page 143
stamping functions.
The IEEE 1588 hardware time stamp unit provides multiple interrupt conditions. These include time
stamp indication on the transmitter and receiver side of each port, individual GPIO[9:8] input time
stamp interrupts, and a clock comparison event interrupt. All IEEE 1588 interrupts are located in the
1588 Interrupt Status and Enable Register (1588_INT_STS_EN)
respective enable bits. Refer to
(1588_INT_STS_EN)," on page 189
All IEEE 1588 interrupts are ANDed with their individual enables and then ORed, as shown in
Figure
When configured as an input, GPIO[9:8] have the added functionality of clearing the Clock Target
interrupt bit (1588_TIMER_INT) of the
on an active edge. GPIO inputs must be active for greater than 40 nS to be recognized as clear events.
For more information on IEEE 1588 GPIO interrupts, refer to
page
Refer to
LAN9313/LAN9313i interrupts.
IEEE 1588 Clock/Events
IEEE 1588 GPIOs
IEEE 1588 Interrupts
The maskable interrupt 1588_TIMER_INT is set in the
(1588_INT_STS_EN).
The RELOAD_ADD bit in the
the new Clock Target behavior:
–RELOAD_ADD = 1:
–RELOAD_ADD = 0:
143.
10.1, generating the 1588_EVNT bit of the
The new Clock Target is loaded from the 64-bit Reload / Add Registers
Reload High-DWORD Register (1588_CLOCK_TARGET_RELOAD_HI)
Reload/Add Low-DWORD Register
The Clock Target is incremented by the
(1588_CLOCK_TARGET_RELOAD_LO).
value is set equal to the current Clock Target.
Chapter 5, "System Interrupts," on page 52
1588 Configuration Register (1588_CONFIG)
Section 13.1.4.23, "1588 Interrupt Status and Enable Register
DATASHEET
for bit-level definitions of all IEEE 1588 interrupts and enables.
a n d
1588 Interrupt Status and Enable Register (1588_INT_STS_EN)
140
(1588_CLOCK_TARGET_RELOAD_LO)).
for information on using GPIO[9:8] for IEEE 1588 time
1 5 8 8
1588 Clock Target Reload/Add Low-DWORD Register
Interrupt Status Register
1588 Clock Target High-DWORD Register
C l o c k
1588 Interrupt Status and Enable Register
Three Port 10/100 Managed Ethernet Switch with MII
Ta r g e t
for additional information on the
Section 12.2.2, "GPIO Interrupts," on
and are fully maskable via their
L o w - D W O R D
(INT_STS).
is checked to determine
SMSC LAN9313/LAN9313i
and
(1588 Clock Target
Section 12.2.1, "GPIO
1588 Clock Target
R e g i s t e r
Datasheet

Related parts for LAN9313-NZW