LAN9313-NZW SMSC, LAN9313-NZW Datasheet - Page 97

Ethernet ICs Three Port 10/100 Ethernet Switch

LAN9313-NZW

Manufacturer Part Number
LAN9313-NZW
Description
Ethernet ICs Three Port 10/100 Ethernet Switch
Manufacturer
SMSC
Type
Three Port Managed Ethernet Switchr
Datasheet

Specifications of LAN9313-NZW

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Switches
Number Of Transceivers
1
Standard Supported
802.3, 802.3u
Data Rate
10 Mbps, 100 Mbps
Supply Voltage (max)
3.6 V
Supply Voltage (min)
0 V
Supply Current (max)
155 mA, 270 mA
Maximum Operating Temperature
+ 70 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9313-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LAN9313-NZW
Manufacturer:
SMSC
Quantity:
20 000
Three Port 10/100 Managed Ethernet Switch with MII
Datasheet
SMSC LAN9313/LAN9313i
7.2.9.1
7.2.9.2
7.2.10
7.2.10.1
7.2.10.2
7.2.10.3
Note: The power-down modes of each PHY (Port 1 PHY and Port 2 PHY) are controlled
Note: The PHY power-down modes do not reload or reset the PHY registers.
PHY General Power-Down
This power-down mode is controlled by bit 11 of the
(PHY_BASIC_CONTROL_x). In this mode the entire PHY, except the PHY management control
interface, is powered down. The PHY will remain in this power-down state as long as bit 11 is set.
When bit 11 is cleared, the PHY powers up and is automatically reset.
PHY Energy Detect Power-Down
This power-down mode is enabled by setting bit 13 (EDPWRDOWN) of the
Control/Status Register
detected on the line, the entire PHY is powered down except for the PHY management control
interface, the SQUELCH circuit, and the ENERGYON logic. The ENERGYON logic is used to detect
the presence of valid energy from 100BASE-TX, 10BASE-T, or auto-negotiation signals and is
responsible for driving the ENERGYON signal (bit 1) of the
(PHY_MODE_CONTROL_STATUS_x).
In this mode, when the ENERGYON signal is cleared, the PHY is powered down and no data is
transmitted from the PHY. When energy is received, via link pulses or packets, the ENERGYON signal
goes high, and the PHY powers up. The PHY automatically resets itself into its previous state prior to
power-down, and asserts the INT7 interrupt (bit 7) of the
(PHY_INTERRUPT_SOURCE_x). The first and possibly second packet to activate ENERGYON may
be lost.
W h e n b i t 1 3 ( E D P W R D O W N ) o f t h e
(PHY_MODE_CONTROL_STATUS_x)
PHY Resets
In addition to the chip-level hardware reset (nRST) and Power-On Reset (POR), the PHY supports
three block specific resets. These are discussed in the following sections. For detailed information on
all LAN9313/LAN9313i resets and the reset sequence refer to
Note: The DIGITAL_RST bit in the
PHY Software Reset via RESET_CTL
The PHY can be reset via the
setting bit 1 (PHY1_RST), and the Port 2 PHY is reset by setting bit 2 (PHY2_RST). These bits are
self clearing after approximately 102uS. This reset does not reload the configuration strap values into
the PHY registers.
PHY Software Reset via PHY_BASIC_CTRL_x
The PHY can also be reset by setting bit 15 (PHY_RST) of the
(PHY_BASIC_CONTROL_x). This bit is self clearing and will return to 0 after the reset is complete.
This reset does not reload the configuration strap values into the PHY registers.
PHY Power-Down Reset
After the PHY has returned from a power-down state, a reset of the PHY is automatically generated.
The PHY power-down modes do not reload or reset the PHY registers. Refer to
Power-Down Modes," on page 96
independently.
Only a hardware reset (nRST) or an EEPROM RELOAD command will automatically reload
the configuration strap values into the PHY registers. For all other PHY resets, these values
will need to be manually configured via software.
(PHY_MODE_CONTROL_STATUS_x). When in this mode, if no energy is
Reset Control Register
for additional information.
DATASHEET
Reset Control Register (RESET_CTL)
is low, energy detect power-down is disabled.
97
P o r t x P H Y M o d e C o n t r o l / St a t u s R e g i s t e r
(RESET_CTL). The Port 1 PHY is reset by
Port x PHY Interrupt Source Flags Register
Port x PHY Mode Control/Status Register
Port x PHY Basic Control Register
Section 4.2, "Resets," on page
Port x PHY Basic Control Register
does not reset the PHYs.
Revision 1.7 (06-29-10)
Section 7.2.9, "PHY
Port x PHY Mode
41.

Related parts for LAN9313-NZW