WBLXT9785HC.D0-865113 Cortina Systems Inc, WBLXT9785HC.D0-865113 Datasheet - Page 88

no-image

WBLXT9785HC.D0-865113

Manufacturer Part Number
WBLXT9785HC.D0-865113
Description
Manufacturer
Cortina Systems Inc
Datasheet

Specifications of WBLXT9785HC.D0-865113

Lead Free Status / RoHS Status
Compliant
LXT9785/LXT9785E
Datasheet
249241, Revision 11.0
16 April 2007
Table 32
Cortina Systems
Miscellaneous Signal Descriptions – BGA23 (Sheet 1 of 4)
®
1. Type Column Coding: I = Input, O = Output, OD = Open Drain Output, ST = Schmitt Triggered Input, TS =
2. The IP/ID resistors are disabled during hardware power-down mode.
3. The LINKHOLD ability is available only for stepping 4 (Revision D0).
BGA23
LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers
M15
N3,
L14
M4
D5
Designation
Three-State-able Output, SL = Slew-rate Limited Output, IP = Weak Internal Pull-Up, ID = Weak Internal
Pull-Down.
Ball/Pin
PQFP
174
175
94
93
50
TxSLEW_0
TxSLEW_1
PWRDWN
RESET_L
Symbol
PAUSE
I, ST, ID
ID, I, ST
I, ST, ID
I, ST, IP
Type
1
Signal Description
Tx Output Slew Controls 0 and 1 Defaults.
These pins are read at startup or reset. Their value at
that time is used to set the default state of Register bits
27.11:10 for all ports. These register bits can be read
and overwritten after startup / reset.
These pins select the TX output slew rate for all ports
(rise and fall time) as follows:
TxSLEW_1
Pause Default.
This pin is read at startup or reset. Its value at that time
is used to set the default state of Register bit 4.10 for
all ports. This register bit can be read and overwritten
after startup / reset.
When High, the LXT9785/LXT9785E advertises Pause
capabilities on all ports during auto-negotiation.
This pin is shared with RMII-RxER1. An external pull-
up resistor (see applications section for value) can be
used to set Pause active while RxER1 is three-stated
during H/W reset. If no pull-up is used, the default
Pause state is set inactive via the internal pull-down
resistor.
Power-Down.
When High, forces the LXT9785/LXT9785E into global
power-down mode.
Pin is not on JTAG chain.
Reset.
This active low input is ORed with the control register
Reset Register bit 0.15. When held Low, all outputs are
forced to inactive state.
Pin is not on JTAG chain.
0
0
1
1
TxSLEW_0
0
1
0
1
2
3.4 BGA23 Signal Descriptions
Slew Rate (Rise and Fall
3.3 ns
3.6 ns
3.9 ns
4.2 ns
Time)
Page 88

Related parts for WBLXT9785HC.D0-865113