EP3C40F780C6N Altera, EP3C40F780C6N Datasheet - Page 126

IC CYCLONE III FPGA 40K 780FBGA

EP3C40F780C6N

Manufacturer Part Number
EP3C40F780C6N
Description
IC CYCLONE III FPGA 40K 780FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C40F780C6N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1161216
Number Of I /o
535
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
39600
# I/os (max)
535
Frequency (max)
500MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
39600
Ram Bits
1161216
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
780
Package Type
FBGA
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2502

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C40F780C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C40F780C6N
Manufacturer:
ALTERA
0
Part Number:
EP3C40F780C6N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP3C40F780C6N
0
7–2
Figure 7–1. Cyclone III Device Family I/O Banks
Notes to
(1) The PCI-X I/O standard does not meet the IV curve requirement at the linear region.
(2) The RSDS, mini-LVDS, and PPDS I/O standards are only supported on output pins. These I/O standards are not supported on input pins.
(3) The LVPECL I/O standard is only supported on dedicated clock input pins. This I/O standard is not supported on output pins.
(4) The differential SSTL-2, SSTL-18, HSTL-18, HSTL-15, and HSTL-12 I/O standards are only supported on dedicated clock input pins and PLL
(5) BLVDS output uses two single-ended outputs with the second output programmed as inverted. BLVDS input uses LVDS input buffer.
Cyclone III Device Handbook, Volume 1
output clock pins. PLL output clock pins do not support Class II interface type of differential SSTL-18, HSTL-18, HSTL-15, and HSTL-12 I/O
standards.
Figure
7–1:
Figure 7–1
shows the I/O banks of the Cyclone III device family.
I/O Bank 8
I/O Bank 3
I/O banks 7 and 8 also support the
I/O banks 3 and 4 also support the
HSTL-12 Class II I/O standard
HSTL-12 Class II I/O standard
All I/O Banks Support:
3.3-V LVTTL/LVCMOS
3.0-V LVTTL/LVCMOS
2.5-V LVTTL/LVCMOS
1.8-V LVTTL/LVCMOS
1.5-V LVCMOS
1.2-V LVCMOS
3.0-V PCI/PCI-X (1)
LVDS
RSDS (2)
BLVDS (5)
mini-LVDS (2)
PPDS (2)
LVPECL (3)
SSTL-2 Class I and II
SSTL-18 Class I and II
HSTL-18 Class I and II
HSTL-15 Class I and II
HSTL-12 Class I
Differential SSTL-2 (4)
Differential SSTL-18 (4)
Differential HSTL-18 (4)
DIfferential HSTL-15 (4)
Differential HSTL-12 (4)
Chapter 7: High-Speed Differential Interfaces in the Cyclone III Device Family
I/O Bank 4
I/O Bank 7
© December 2009 Altera Corporation
High-Speed I/O Interface

Related parts for EP3C40F780C6N