EP3C40F780C6N Altera, EP3C40F780C6N Datasheet - Page 78

IC CYCLONE III FPGA 40K 780FBGA

EP3C40F780C6N

Manufacturer Part Number
EP3C40F780C6N
Description
IC CYCLONE III FPGA 40K 780FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C40F780C6N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1161216
Number Of I /o
535
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
39600
# I/os (max)
535
Frequency (max)
500MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
39600
Ram Bits
1161216
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
780
Package Type
FBGA
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2502

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C40F780C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C40F780C6N
Manufacturer:
ALTERA
0
Part Number:
EP3C40F780C6N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP3C40F780C6N
0
5–14
Zero Delay Buffer Mode
Cyclone III Device Handbook, Volume 1
Figure 5–10
this mode.
Figure 5–10. Phase Relationship Between PLL Clocks in Normal Mode
Note to
(1) The external clock output can lead or lag the PLL internal clock signals.
In zero delay buffer (ZDB) mode, the external clock output pin is phase-aligned with
the clock input pin for zero delay through the device. When using this mode, use the
same I/O standard on the input clock and output clocks to guarantee clock alignment
at the input and output pins.
Figure 5–11
in ZDB mode.
Figure 5–11. Phase Relationship Between PLL Clocks in ZDB Mode
Figure
5–10:
External PLL Clock Output
shows an example waveform of the phase relationship of the PLL clocks
shows a waveform example of the phase relationship of the PLL clocks in
at the Register Clock Port
PLL Reference
Clock at the Input pin
PLL Clock at the
Register Clock Port
External PLL Clock
Outputs
PLL Reference Clock
(1)
at the Output Pin
at the Input Pin
PLL Clock
Phase Aligned
Phase Aligned
Chapter 5: Clock Networks and PLLs in the Cyclone III Device Family
© December 2009 Altera Corporation
Clock Feedback Modes

Related parts for EP3C40F780C6N