EP1S40B956C5 Altera, EP1S40B956C5 Datasheet - Page 519

IC STRATIX FPGA 40K LE 956-BGA

EP1S40B956C5

Manufacturer Part Number
EP1S40B956C5
Description
IC STRATIX FPGA 40K LE 956-BGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S40B956C5

Number Of Logic Elements/cells
41250
Number Of Labs/clbs
4125
Total Ram Bits
3423744
Number Of I /o
683
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
956-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S40B956C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA
0
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA
Quantity:
1
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S40B956C5N
Manufacturer:
ALTERA
0
Figure 5–34. HyperTransport & LVPECL Differential Termination
Altera Corporation
July 2005
Transmitter
Differential
Figure 5–33. LVDS Differential On-Chip Termination
HyperTransport & LVPECL Differential Termination
HyperTransport and LVPECL I/O standards are terminated by an
external 100- resistor on the input pin.
with differential termination for the HyperTransport or LVPECL I/O
standard.
PCML Differential Termination
The PCML I/O technology is an alternative to the LVDS I/O technology,
and use an external voltage source (V
input side and a pair of 50- resistors on the output side.
shows the device with differential termination for PCML I/O standard.
LVDS Transmitter
Z
Z
0
0
= 50 Ω
= 50 Ω
High-Speed Differential I/O Interfaces in Stratix Devices
R
D
Z
Z
0
0
= 50 Ω
= 50 Ω
Differential Receiver
TT
Stratix Device Handbook, Volume 2
), a pair of 100- resistors on the
Figure 5–34
On-Chip 100-Ω Termination
R
LVDS Receiver with
D
shows the device
Figure 5–35
5–47

Related parts for EP1S40B956C5