CS8952-CQ Cirrus Logic Inc, CS8952-CQ Datasheet - Page 25

no-image

CS8952-CQ

Manufacturer Part Number
CS8952-CQ
Description
IC ETHNT 10/100 TXRX 5V 100-TQFP
Manufacturer
Cirrus Logic Inc
Type
Transceiverr
Datasheet

Specifications of CS8952-CQ

Mounting Type
Surface Mount
Protocol
MII
Voltage - Supply
4.75 V ~ 5.25 V
Package / Case
100-TQFP, 100-VQFP
Peak Reflow Compatible (260 C)
No
Supply Voltage
5V
Supply Voltage Max
5V
Transceiver Type
Ethernet
Leaded Process Compatible
No
No. Of Drivers
6
Interface Type
MII
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Drivers/receivers
-
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant, Contains lead / RoHS non-compliant
Other names
598-1205

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS8952-CQ
Quantity:
5 510
Part Number:
CS8952-CQ
Manufacturer:
NEC
Quantity:
5 510
Part Number:
CS8952-CQ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS8952-CQ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS8952-CQZ
Manufacturer:
CIRRUS
Quantity:
921
Part Number:
CS8952-CQZ
Manufacturer:
CS
Quantity:
745
Part Number:
CS8952-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS8952-CQZR
Manufacturer:
CIRRUS
Quantity:
17
Part Number:
CS8952-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Manchester Encoder and Decoder. Selection is
made via:
3.1.3.7
The carrier detect circuit informs the MAC that val-
id receive data is present by asserting the Carrier
Sense signal (CRS) as soon it detects a valid bit pat-
tern (1010b or 0101b for 10BASE-T). During nor-
mal packet reception, CRS remains asserted while
the frame is being received, and is de-asserted
within 2.3 bit times after the last low-to-high tran-
sition of the End-of-Frame (EOF) sequence. When-
ever the receiver is idle (no receive activity), CRS
is de-asserted.
3.1.4
This mode is selected when pin 10BT_SERis as-
serted during power-up or reset, and operates simi-
lar to the 10BASE_T MII mode except that data is
transferred serially on pins RXD0 and TXD0 using
CrystalLAN™ 100BASE-X and 10BASE-T Transceiver
-
-
-
setting bit 14 in the Basic Mode Control
Register (address 00h) or
setting bits 8 and 11 in the Loopback, By-
pass, and Receiver Error Mask Register
(address 18h) or
asserting the LPBK pin.
10BASE-T Serial Application
Carrier Detection
a 10 MHz RX_CLK and TX_CLK. Receive data is
framed by CRS rather than RX_DV.
3.2
The CS8952 supports auto-negotiation, which is
the mechanism that allows the two devices on ei-
ther end of an Ethernet link segment to share infor-
mation and automatically configure both devices
for maximum performance. When configured for
auto-negotiation, the CS8952 will detect and auto-
matically operate full-duplex at 100 Mb/s if the de-
vice on the other end of the link segment also
supports full-duplex, 100 Mb/s operation, and
auto-negotiation. The CS8952 auto-negotiation ca-
pability is fully compliant with the relevant por-
tions of section 28 of the IEEE 802.3u standard.
The CS8952 can auto-negotiate both operating
speed (10 versus 100 Mb/s), duplex mode (half du-
plex versus full duplex), and flow control (pause
frames), or alternatively can be set not to negotiate.
At power-up and reset times, the auto-negotiation
mode is selected via the auto-negotiation input pins
(AN[1:0]). This selection can later be changed us-
ing the Auto-Negotiation Advertisement Register
(address 04h).
Pins AN[1:0] are three level inputs, and have the
function shown in Table 5.
Auto-Negotiation
CS8952
25

Related parts for CS8952-CQ