NUC130LE3CN Nuvoton Technology Corporation of America, NUC130LE3CN Datasheet - Page 198

no-image

NUC130LE3CN

Manufacturer Part Number
NUC130LE3CN
Description
IC MCU 32BIT 128KB FLASH 48LQFP
Manufacturer
Nuvoton Technology Corporation of America
Series
NuMicro™ NUC100r
Datasheets

Specifications of NUC130LE3CN

Core Processor
ARM Cortex-M0
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, I²C, IrDA, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
35
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Eeprom Size
-
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 5.5 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-LQFP
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NUC130LE3CN
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
Part Number:
NUC130LE3CN
Manufacturer:
NUVOTON
Quantity:
20 000
5.6.3.3
5.6.3.4
5.6.3.5
When the bus is free/idle, meaning no master device is engaging the bus (both SCL and SDA
lines are high), a master can initiate a transfer by sending a START signal. A START signal,
usually referred to as the S-bit, is defined as a HIGH to LOW transition on the SDA line while SCL
is HIGH. The START signal denotes the beginning of a new data transfer.
A Repeated START (Sr) is no STOP signal between two START signals. The master uses this
method to communicate with another slave or the same slave in a different transfer direction (e.g.
from writing to a device to reading from a device) without releasing the bus.
STOP signal
The master can terminate the communication by generating a STOP signal. A STOP signal,
usually referred to as the P-bit, is defined as a LOW to HIGH transition on the SDA line while SCL
is HIGH.
The first byte of data transferred by the master immediately after the START signal is the slave
address. This is a 7-bit calling address followed by a RW bit. The RW bit signals the slave the
data transfer direction. No two slaves in the system can have the same address. Only the slave
with an address that matches the one transmitted by the master will respond by returning an
acknowledge bit by pulling the SDA low at the 9th SCL clock cycle.
Once successful slave addressing has been achieved, the data transfer can proceed on a byte-
by-byte basis in the direction specified by the RW bit sent by the master. Each transferred byte is
followed by an acknowledge bit on the 9th SCL clock cycle. If the slave signals a Not
Acknowledge (NACK), the master can generate a STOP signal to abort the data transfer or
generate a Repeated START signal and start a new transfer cycle.
If the master, as the receiving device, does Not Acknowledge (NACK) the slave, the slave
releases the SDA line for the master to generate a STOP or Repeated START signal.
START or Repeated START signal
Slave Address Transfer
Data Transfer
NuMicro™ NUC130/NUC140 Technical Reference Manual
Figure 5-22 START and STOP condition
- 198 -
Publication Release Date: June 14, 2011
Revision V2.01

Related parts for NUC130LE3CN