TMP92xy29FG Toshiba, TMP92xy29FG Datasheet - Page 323

no-image

TMP92xy29FG

Manufacturer Part Number
TMP92xy29FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy29FG

Package
QFP176
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
144
Architecture
32-bit CISC
Usb/spi Channels
1/1
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
6
Da Converter
-
Timer 8-bit Channel
8
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
98
Power Supply Voltage(v)
3.0 to 3.6
SCLK1 output
SCLK1 input
RXD1
φT0
f
IO
SC1MOD0
<RXE>
φT0
φT2
φT8
φT32
RXDCLK
Serial clock generation circuit
I/O interface mode
RB8
BR1CR<BR1CK1:0>
2
Receive buffer 1 (Shift register)
φT2
Receive counter
(UART only ÷ 16)
4 8 16 32
Prescaler
Receive buffer 2 (SC0BUF)
Receive
control
Baud rate generator
φT8
<BR1S3:0>
BR1CR
φT32
<BR1ADDE>
64
Figure 3.15.3 SIO1 Block Diagram
BR1CR
SC1MOD0
<WU>
<BR1K3:0>
BR1ADD
<OERR> <PERR> <FERR>
92CF29A-321
÷2
<PE>
interrupt control
Serial channel
Internal data bus
Parity control
Error flag
TA1TRG
(from TMRA0)
SC1CR
SC1CR
SC1MOD0
<SC1:0>
SC1CR
<EVEN>
<IOC>
I/O interface mode
UART
mode
SC1MOD0
<SM1:0>
TXDCLK
TB8
(UART only ÷ 16)
Transmission
Transmision
Transmission buffer (SC1BUF)
SIOCLK
counter
control
SC1MOD0
<CTSE>
TMP92CF29A
2009-06-11
INT request
INTRX1
INTTX1
TXD1
CTS1

Related parts for TMP92xy29FG