TMP92xy29FG Toshiba, TMP92xy29FG Datasheet - Page 42

no-image

TMP92xy29FG

Manufacturer Part Number
TMP92xy29FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy29FG

Package
QFP176
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
144
Architecture
32-bit CISC
Usb/spi Channels
1/1
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
6
Da Converter
-
Timer 8-bit Channel
8
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
98
Power Supply Voltage(v)
3.0 to 3.6
Block
SYSCR2 <HALTM1:0>
CPU, MAC
I/O ports
TMRA, TMRB
SIO,SBI
A/D converter
WDT
I
Interrupt controller,
SPIC, DMAC, NDFC,
USB
RTC, MLD
(2) How to release the Halt mode
HALT Mode
2
S, LCDC, SDRAMC,
Release by interrupt requesting
Release by resetting
release sources are determined by the combination of the states of the interrupt mask
register <IFF2:0> and the halt modes. The details for releasing the HALT status are
shown in Table 3.4.5.
When the interrupt request level set before executing the “HALT” instruction exceeds
the value of the interrupt mask register, the interrupt is processed depending on its
status after the HALT mode is released, and the CPU status executing the instruction
that follows the HALT instruction. When the interrupt request level set before
executing the HALT instruction is less than the value of the interrupt mask register,
HALT mode release is not executed.(in non-maskable interrupts, interrupt processing
is processed after releasing the halt mode regardless of the value of the mask register.)
However
INTKEY,INTRTC, INTALM interrupts, even if the interrupt request level set before
executing the “HALT” instruction is less than the value of the interrupt mask register,
HALT mode release is executed. In this case, the interrupt is processed, and the CPU
starts executing the instruction following the HALT instruction, but the interrupt
request flag is held at “1”.
resetting time for operation of the oscillator to stabilize.
before the “HALT” instruction is executed. However the other settings contents are
initialized. (Releasing due to interrupts keeps the state before the “HALT” instruction
is executed.)
The operation of each of the different Halt Modes is described in Table 3.4.4.
These HALT states can be released by resetting or requesting an interrupt. The halt
The HALT mode release method depends on the status of the enabled interrupt.
Release of all halt statuses is executed by resetting.
When the STOP mode is released by RESET, it is necessary to allow enough
When releasing the halt mode by resetting, the internal RAM data keeps the state
only
Table 3.4.4 I/O operation during Halt Modes
for
INT0
Available to select
Operation block
92CF29A-40
Operate
IDLE2
11
to
INT5,
Depends on PxDR register setting
INT6,
Stop
INT7
Operate
IDLE1
10
(asynchronous
Stop
STOP
TMP92CF29A
01
2009-06-11
interrupt),

Related parts for TMP92xy29FG