ata5724p3c-tkqy ATMEL Corporation, ata5724p3c-tkqy Datasheet - Page 24

no-image

ata5724p3c-tkqy

Manufacturer Part Number
ata5724p3c-tkqy
Description
Uhf Ask/fsk Receiver
Manufacturer
ATMEL Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATA5724P3C-TKQY
Manufacturer:
ATMEL
Quantity:
1 170
Part Number:
ATA5724P3C-TKQY
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
10.2
Figure 10-4. Controlled Noise Suppression
24
Serial bi-directional
Controlled Noise Suppression by the Microcontroller
Atmel ATA5723C/ATA5724C/ATA5728C
POLLING/_ON
data line
(DATA_CLK)
Bit-check
mode
Bit check ok
Figure 10-3. Occurrence of a Pulse at the End of the Data Stream
Digital noise appears at the end of a valid data stream if the bit Noise_Disable (see
on page
must be set to low. The receiver remains in receiving mode. The OFF command then causes
a change to start-up mode. The programmed sleep time (see
executed because the level at pin POLLING/_ON is low; however, the bit check is active in this
case. The OFF command also activates the bit check if the pin POLLING/_ON is held to low.
The receiver changes back to receiving mode if the bit check was successful. To activate the
polling mode at the end of the data transmission, the pin POLLING/_ON must be set to high.
This way of suppressing the noise is recommended if the data stream is not Manchester or
Bi-phase coded.
Data_out (DATA)
Preburst
DATA_CLK
Dem_out
27) in the OPMODE register is set to 0. To suppress the noise, the pin POLLING/_ON
Data
Receiving mode
Digital Noise
'1'
data clock control
Timing error
Receiving mode,
Data stream
OFF-command
logic active
'1'
'1'
Start-up
mode
t
ee
T
< T
ee
Lim_min
Bit-check
mode
Bit check ok
or T
T
pulse
Preburst
Lim_max
< t
Receiving mode
ee
< t
Data
Bit-check mode
Lim_min_2T
Digital noise
Table 11-7 on page
or t
Digital Noise
ee
> T
Lim_max_2T
9248A–RKE–09/11
Sleep
mode
Table 11-9
27) is not

Related parts for ata5724p3c-tkqy