71m6534h-igt Maxim Integrated Products, Inc., 71m6534h-igt Datasheet - Page 14

no-image

71m6534h-igt

Manufacturer Part Number
71m6534h-igt
Description
Energy Meter Ic
Manufacturer
Maxim Integrated Products, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71m6534h-igt/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71m6534h-igtR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
71M6533/71M6534 Data Sheet
the CE and, if necessary, by the MPU. Alternate multiplexer cycles are initiated less frequently by the
MPU to gather access to the slow temperature and battery signals.
1.2.9 Digital Computation Engine (CE)
The CE, a dedicated 32-bit signal processor, performs the precision computations necessary to accurate-
ly measure energy. The CE calculations and processes include:
The CE program resides in flash memory. Common access to flash memory by the CE and MPU is con-
trolled by a memory share circuit. Each CE instruction word is two bytes long. Allocated flash space for
the CE program cannot exceed 4096 16-bit words (8 KB). The CE program counter begins a pass
through the CE code each time multiplexer state 0 begins. The code pass ends when a HALT instruction
is executed. For proper operation, the code pass must be completed before the multiplexer cycle ends
(see Section
The CE program must begin on a 1 KB boundary of the flash address. The I/O RAM register
CE_LCTN[7:0] defines which 1 KB boundary contains the CE code. Thus, the first CE instruction is lo-
cated at 1024*CE_LCTN[7:0].
The CE can access up to 4 KB of data RAM (XRAM), or 1024 32-bit data words, starting at RAM address
0x0000.
The XRAM can be accessed by the FIR filter block, the RTM circuit, the CE, and the MPU. Assigned time
slots are reserved for FIR and MPU, respectively, to prevent bus contention for XRAM data access by the
CE.
The MPU can read and write the XRAM shared between the CE and MPU as the primary means of data
communication between the two processors.
14
Multiplication of each current sample with its associated voltage sample to obtain the energy per
sample (when multiplied with the constant sample time).
Frequency-insensitive delay cancellation on all six channels (to compensate for the delay between
samples caused by the multiplexing scheme).
90 phase shifter (for VAR calculations).
Pulse generation.
Monitoring of the input signal frequency (for frequency and phase information).
Monitoring of the input signal amplitude (for sag detection).
Scaling of the processed samples based on calibration coefficients. Scaling of all samples based on
temperature compensation information.
2.2 System Timing
I D N
I D P
ICN
IBN
ICP
IBP
IAP
IAN
VC
VA
VB
© 2007-2009 TERIDIAN Semiconductor Corporation
VBAT
TEMP
Summary).
MUX_ALT
MUX_DIV
EQU
Figure 4: AFE Block Diagram
MUX
VREF_CAL
VREF_DIS
VREF
VBIAS
VADC
VREF
VBIAS
VREF
CONVERTER
VB_REF
ADC_E
FIR_LEN
ADC
FIR
22
FDS_6533_6534_004
v1.1

Related parts for 71m6534h-igt