71m6534h-igt Maxim Integrated Products, Inc., 71m6534h-igt Datasheet - Page 88

no-image

71m6534h-igt

Manufacturer Part Number
71m6534h-igt
Description
Energy Meter Ic
Manufacturer
Maxim Integrated Products, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71m6534h-igt/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71m6534h-igtR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
71M6533/71M6534 Data Sheet
88
SUM_CYCLES[5:0] 2001[5:0]
SLEEP
SEL_IAN
SEL_IBN
SEL_ICN
SEL_IDN
SLOT0_SEL[3:0]
SLOT1_SEL[3:0]
SLOT8_SEL[3:0]
SLOT9_SEL[3:0]
SLOT0_ALTSEL
[3:0]
SLOT1_ALTSEL
[3:0]
SLOT2_ALTSEL
[3:0]
SLOT8_ALTSEL
[3:0]
SLOT9_ALTSEL
[3:0]
SP_ADDR[15:8]
SP_ADDR[7:0]
SP_CMD
SPE
SPI_FLAG
SUBSEC[7:0]
TMUX[4:0]
20A9[6]
20AC[1]
20AC[5]
20AD[1]
20AD[5]
2090[3:0]
2090[7:4]
2094[3:0]
2094[7:4]
2096[3:0]
2096[7:4]
2097[3:0]
209A[3:0]
209A[7:4]
2072[7:0]
2073[7:0]
2071
2070[7]
20B1[4]
2014[7:0]
20AA[4:0]
10
11
0
0
0
0
0
0
1
8
9
1
8
9
0
0
2
10
11
0
0
0
0
0
0
1
8
9
1
8
9
0
0
© 2007-2009 TERIDIAN Semiconductor Corporation
R/W
R/W
R/W
R/W
R/W
R/W
R/W
W
R
R
R
R
Puts the 71M6533/71M6534 into SLEEP mode. This bit is ignored if system power is
present. The 71M6533 and 71M6534 will wake when the autowake timer times out,
when the push button is pushed, when system power returns or when RESET goes
high.
When set to 1, selects differential mode for the corresponding current input (IA, IB, IC,
or ID). When 0, the input remains single-ended.
Primary multiplexer frame analog input selection. These bits map the selected input,
0-9 to the multiplexer state. The ADC output is always written to the memory location
corresponding to the input, regardless of which multiplexer state an input is mapped to
(see Section
Alternate multiplexer frame analog input selection. Maps the selected input, 0-11, to
the multiplexer state.
The additional inputs, 10 and 11 in the alternate frame are:
SPI Address. 16-bit address from the bus master.
SPI command. 8-bit command from the bus master.
SPI port enable. Enables the SPI interface on pins SEG3 through SEG5.
SPI interrupt flag. The flag is set by the hardware and is cleared by the firmware writ-
ing a 0. Firmware using this interrupt should clear the spurious interrupt indication dur-
ing initialization.
The remaining count, in terms of 1/256 RTC cycles, to the next one second boundary.
SUBSEC may be read by the MPU after the one second interrupt and before reaching
the next one second boundary. Setting RST_SUBSEC will clear SUBSEC.
The number of pre-summer outputs summed in the final summer.
Selects one of 32 signals for TMUXOUT. For details, see Section
(TMUXOUT
10 = TEMP
11 = VBAT
Pin).
1.2 Analog Front End
(AFE)).
FDS_6533_6534_004
1.4.13 Test Ports
v1.1

Related parts for 71m6534h-igt