71m6534h-igt Maxim Integrated Products, Inc., 71m6534h-igt Datasheet - Page 92

no-image

71m6534h-igt

Manufacturer Part Number
71m6534h-igt
Description
Energy Meter Ic
Manufacturer
Maxim Integrated Products, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71m6534h-igt/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71m6534h-igtR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
71M6533/71M6534 Data Sheet
4.3.4 Environment
Before starting the CE using the CE_E bit, the MPU has to establish the proper environment for the CE by
implementing the following steps:
Typically, there are thirteen 32768 Hz cycles per ADC multiplexer frame (see
Timing Summary
ber of conversions per frame must be 12 (allowing for one settling cycle). The default configuration is
FIR_LEN = 0 (two cycles per conversion) and MUX_DIV = 6 (6 conversions per mux cycle).
4.3.5 CE Calculations
* Only EQU = 5 is supported by CE code version CE34A02D.
4.3.6 CE Front End Data (Raw Data)
Access to the raw data provided by the AFE is possible by reading addresses 0 through B shown in
Table
92
EQU
0*
1*
2*
3*
4*
IA FIR data
VA FIR data
IB FIR data
VB FIR data
IC FIR data
VC FIR data
ID FIR data
5
Load the CE data into RAM.
Establish the equation to be applied in EQU.
Establish the accumulation period and number of samples in PRE_SAMPS and SUM_CYCLES.
Establish the number of cycles per ADC multiplexer frame (MUX_DIV).
Apply proper values to SLOTn_SEL and SLOTn_ALTSEL.
Initialize any MPU interrupts, such as CE_BUSY, XFER_BUSY, or a power failure detection interrupt.
49.
VA IA
(1 element, 2W 1 )
VA*(IA-IB)/2
(1 element, 3W 1 )
VA*IA + VB*IB
(2 element, 3W 3 Delta)
VA*(IA-IB)/2 + VC*IC
(2 element, 4W 3 Delta)
VA*(IA-IB)/2 + VB*(IC-IB)/2
(2 element, 4W 3 Wye)
VA*IA + VB*IB + VC*IC
(3 element, 4W 3 Wye)
Watt & VAR Formula
Name
(WSUM/VARSUM)
section). This means that the product of the number of cycles per frame and the num-
Table 48: CE EQU Equations and Element Input Mapping
© 2007-2009 TERIDIAN Semiconductor Corporation
0x00
0x01
0x02
0x03
0x04
0x05
0x06
CE
Table 49: CE Raw Data Access Locations
VAR0SUM
VA*(IA-IB)/2
VA*(IA-IB)/2
VA*(IA-IB)/2 VB*(IC-IB)/2
W0SUM/
Address
VA*IA
VA*IA
VA*IA
0x0C
MPU
0x00
0x04
0x08
0x10
0x14
0x18
VAR1SUM
W1SUM/
Type
Input
Input
Input
Input
Input
Input
Input
VB*IB
VB*IB
Description
ADC Input data, valid at the end of the
MUX frame. The address mapping of ana-
log inputs to memory is hard-wired in the
ADC converter circuit.
VAR2SUM
W2SUM/
VC*IC
VC*IC
I0SQ
SUM
IA-IB
IA-IB
IA-IB
Figure 18
IA
IA
IA
FDS_6533_6534_004
I1SQ
SUM
IC-IB
in the
IB
IB
IB
IB
System
I2SQ
SUM
IC
IC
IC
v1.1

Related parts for 71m6534h-igt