R5F21102DFP#U0 Renesas Electronics America, R5F21102DFP#U0 Datasheet - Page 111

IC R8C MCU FLASH 8K 32LQFP

R5F21102DFP#U0

Manufacturer Part Number
R5F21102DFP#U0
Description
IC R8C MCU FLASH 8K 32LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/R8C/Tiny/10r
Datasheets

Specifications of R5F21102DFP#U0

Core Processor
R8C
Core Size
16-Bit
Speed
16MHz
Connectivity
SIO, UART/USART
Peripherals
LED, WDT
Number Of I /o
22
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
32-LQFP
For Use With
R0K521134S000BE - KIT EVAL STARTER FOR R8C/13R0E521134EPB00 - KIT EMULATOR PROBE FOR PC7501R0E521134CPE00 - EMULATOR COMPACT R8C/13
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
R5F21102DFP#U0
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R8C/10 Group
Rev.1.20 Jan 27, 2006
REJ09B0019-0120
Table 13.4 UART Mode Specifications
NOTES:
1. If an overrun error occurs, the value of U0RB register will be indeterminate. The IR bit in the S0RIC register does
13.2 Clock Asynchronous Serial I/O (UART) Mode
Transfer data format
Transfer clock
Transmission start condition
Reception start condition
Interrupt request
generation timing
Error detection
Select function
The UART mode allows transmitting and receiving data after setting the desired bit rate and transfer data
format. Tables 13.4 lists the specifications of the UART mode. Table 13.5 lists the registers and settings
for UART mode.
not change.
Item
page 99 of 180
• Character bit (transfer data): selectable from 7, 8 or 9 bits
• Start bit: 1 bit
• Parity bit: selectable from odd, even, or none
• Stop bit: selectable from 1 or 2 bits
• UiMR(i=0, 1) register CKDIR bit = 0 (internal clock) : fj/(16(n+1))
• CKDIR bit = “1” (external clock) : f
• Before transmission can start, the following requirements must be met
_
_
• Before reception can start, the following requirements must be met
_
_
• For transmission, one of the following conditions can be selected
_
_
• For reception
• Overrun error
• Framing error
• Parity error
• Error sum flag
• T
• TxD
P0
fj=f
f
UARTi transmit register (at start of transmission)
When transferring data from UARTi receive register to UiRB register (at completion
of reception)
This error occurs if serial interface started receiving the next data before reading
UiRB register and received the bit one before the last stop bit of the next data
This error occurs when the number of stop bits set is not detected
This error occurs when if parity is enabled, the number of 1’s in parity and character
bits does not match the number of 1’s set
This flag is set (= 1) when any of the overrun, framing, and parity errors is encountered
P3
TE bit in UiC1 register= 1 (transmission enabled)
TI bit in UiC1 register = 0 (data present in UiTB register)
RE bit in UiC1 register= 1 (reception enabled)
Start bit detection
UiIRS bit = 0 (transmit buffer empty): when transferring data from UiTB register to
UiIRS bit =1 (transfer completed): when serial interface finished sending data from
UARTi transmit register
EXT
X
D
0
7
1SIO
: input from CLKi pin
11
10
pin can be used as TxD
pin can be used as RxD
, R
pin selection (UART1)
, f
8SIO
X
D
1
, f
(1)
selection (UART)
32SIO
n=setting value in UiBRG register: 00
n=setting value in UiBRG register: 00
11
1
pin or TxD
Specification
pin in UART1 or port P0
13.2 Clock Asynchronous Serial I/O (UART) Mode
EXT
/(16(n+1))
10
pin in UART1. Select by a program.
0
. Select by a program.
16
to FF
16
to FF
16
16

Related parts for R5F21102DFP#U0