MC9S12HZ128CAL Freescale Semiconductor, MC9S12HZ128CAL Datasheet - Page 172

IC MCU 16BIT 128K FLASH 112-LQFP

MC9S12HZ128CAL

Manufacturer Part Number
MC9S12HZ128CAL
Description
IC MCU 16BIT 128K FLASH 112-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12HZ128CAL

Core Processor
HCS12
Core Size
16-Bit
Speed
25MHz
Connectivity
CAN, EBI/EMI, I²C, SCI, SPI
Peripherals
LCD, Motor control PWM, POR, PWM, WDT
Number Of I /o
85
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
6K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
Processor Series
S12H
Core
HCS12
Data Bus Width
16 bit
Data Ram Size
6 KB
Interface Type
I2C, SCI, SPI
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
85
Number Of Timers
8
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 16 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12HZ128CAL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 5 Clocks and Reset Generator (CRGV4)
5.3.2.1
The SYNR register controls the multiplication factor of the PLL. If the PLL is on, the count in the loop
divider (SYNR) register effectively multiplies up the PLL clock (PLLCLK) from the reference frequency
by 2 x (SYNR+1). PLLCLK will not be below the minimum VCO frequency (f
Read: anytime
Write: anytime except if PLLSEL = 1
172
Reset
ARMCOP
Register
Name
W
R
CRG Synthesizer Register (SYNR)
0
0
7
If PLL is selected (PLLSEL=1), Bus Clock = PLLCLK / 2
Bus Clock must not exceed the maximum operating system frequency.
Write to this register initializes the lock detector bit and the track detector
bit.
W
R
= Unimplemented or Reserved
Bit 7
Bit 7
0
0
0
6
Figure 5-3. CRG Register Summary (continued)
Figure 5-4. CRG Synthesizer Register (SYNR)
= Unimplemented or Reserved
Bit 6
6
0
PLLCLK
SYN5
MC9S12HZ256 Data Sheet, Rev. 2.05
0
5
Bit 5
=
5
0
2xOSCCLKx
SYNR
NOTE
NOTE
0
4
Bit 4
4
0
---------------------------------- -
REFDV
SYNR
SYN3
0
3
Bit 3
+
+
3
0
1
1
SYN2
0
2
Bit 2
2
0
SCM
).
Freescale Semiconductor
SYN1
Bit 1
0
1
1
0
Bit 0
Bit 0
SYN0
0
0
0

Related parts for MC9S12HZ128CAL