C8051F34A-GM Silicon Laboratories Inc, C8051F34A-GM Datasheet - Page 102

IC 8051 MCU 64K FLASH MEM 32-QFN

C8051F34A-GM

Manufacturer Part Number
C8051F34A-GM
Description
IC 8051 MCU 64K FLASH MEM 32-QFN
Manufacturer
Silicon Laboratories Inc
Series
C8051F34xr
Datasheet

Specifications of C8051F34A-GM

Program Memory Type
FLASH
Program Memory Size
64KB (64K x 8)
Package / Case
32-QFN
Core Processor
8051
Core Size
8-Bit
Speed
48MHz
Connectivity
SMBus (2-Wire/I²C), SPI, UART/USART, USB
Peripherals
Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT
Number Of I /o
25
Ram Size
4.25K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 17x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
C8051F3x
Core
8051
Data Bus Width
8 bit
Data Ram Size
4352 B
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
25
Number Of Timers
4
Operating Supply Voltage
2.7 V to 5.25 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
KSK-SL-F34X, KSK-SL-TOOLSTICK, PK51, CA51, A51, ULINK2
Development Tools By Supplier
C8051F340DK
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit
Package
32QFN EP
Device Core
8051
Family Name
C8051F34x
Maximum Speed
48 MHz
Cpu Family
C8051F34x
Device Core Size
8b
Frequency (max)
48MHz
Total Internal Ram Size
4.25KB
# I/os (max)
25
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
2.7V
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
32
Package Type
QFN EP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
336-1748 - ADAPTER TOOLSTICK FOR C8051F34X
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1350-5
C8051F340/1/2/3/4/5/6/7/8/9/A/B/C/D
11.2. Power-Fail Reset / V
When a power-down transition or power irregularity causes V
monitor will drive the RST pin low and hold the CIP-51 in a reset state (see Figure 11.2). When V
to a level above V
memory contents are not altered by the power-fail reset, it is impossible to determine if V
the level required for data retention. If the PORSF flag reads ‘1’, the data may no longer be valid. The V
monitor is enabled after power-on resets; however its defined state (enabled/disabled) is not altered by any
other reset source. For example, if the V
monitor will still be enabled after the reset. It is strongly recommended that the V
at all times for any system that contains code to write to Flash memory.
Important Note: The V
V
tions where this reset is undesirable, a delay can be implemented between enabling the V
selecting it as a reset source. The procedure for configuring the V
below:
See Figure 11.2 for V
monitor.
102
DD
Bit7:
Bit6:
Bits5–0: Reserved. Read = Variable. Write = don’t care.
VDMEN
monitor as a reset source before it is enabled and stabilized may cause a system reset. In applica-
R/W
Bit7
Step 1. Enable the V
Step 2. If desired, wait for the V
Step 3. Select the V
VDMEN: V
This bit turns the V
until it is also selected as a reset source in register RSTSRC (SFR Definition 11.2). The V
Monitor must be allowed to stabilize before it is selected as a reset source. Selecting the
V
See Table 11.1 for the minimum V
lowing all POR resets.
0: V
1: V
V
This bit indicates the current power supply status (V
0: V
1: V
DD
DD
VDDSTAT Reserved Reserved Reserved Reserved Reserved Reserved
DD
DD
DD
DD
time).
STAT: V
monitor as a reset source before it has stabilized will generate a system reset.
Bit6
RST
R
Monitor Disabled.
Monitor Enabled.
is at or below the V
is above the V
SFR Definition 11.1. VDM0CN: V
, the CIP-51 will be released from the reset state. Note that even though internal data
DD
DD
DD
DD
monitor timing. See Table 11.1 for complete electrical characteristics of the V
Monitor Enable.
monitor must be enabled before it is selected as a reset source. Selecting the
Status.
DD
Bit5
DD
R
DD
monitor as a reset source (RSTSRC.1 = ‘1’).
monitor (VDM0CN.7 = ‘1’).
DD
monitor circuit on/off. The V
DD
monitor threshold.
Monitor
DD
DD
Bit4
DD
R
monitor threshold.
monitor to stabilize (see Table 11.1 for the V
monitor is enabled and a software reset is performed, the V
DD
Rev. 1.3
Monitor turn-on time. The V
Bit3
R
DD
DD
Bit2
DD
R
DD
Monitor cannot generate system resets
Monitor Control
to drop below V
DD
Monitor output).
monitor as a reset source is shown
Bit1
R
DD
DD
Monitor is enabled fol-
monitor be left enabled
RST
Bit0
R
, the power supply
DD
DD
Monitor turn-on
DD
dropped below
SFR Address:
Reset Value
monitor and
Variable
DD
0xFF
returns
DD
DD
DD
DD

Related parts for C8051F34A-GM