ATMEGA128A-MU Atmel, ATMEGA128A-MU Datasheet - Page 383

MCU 8BIT 128K ISP FLASH 64-QFN

ATMEGA128A-MU

Manufacturer Part Number
ATMEGA128A-MU
Description
MCU 8BIT 128K ISP FLASH 64-QFN
Manufacturer
Atmel
Series
AVR® ATmegar
Datasheets

Specifications of ATMEGA128A-MU

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
EBI/EMI, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
53
Program Memory Size
128KB (64K x 16)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-MLF®, 64-QFN
Processor Series
ATMEGA128x
Core
AVR8
3rd Party Development Tools
EWAVR, EWAVR-BL
Development Tools By Supplier
ATAVRDRAGON, ATSTK500, ATSTK600, ATAVRISP2, ATAVRONEKIT
Controller Family/series
AVR MEGA
No. Of I/o's
53
Eeprom Memory Size
4KB
Ram Memory Size
4KB
Cpu Speed
16MHz
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATMEGA128A-MU
Manufacturer:
Atmel
Quantity:
442
Part Number:
ATMEGA128A-MU
Manufacturer:
ATMEL
Quantity:
423
Part Number:
ATMEGA128A-MU
Manufacturer:
ATMEL
Quantity:
203
8151H–AVR–02/11
23 Analog to Digital Converter ................................................................ 233
24 JTAG Interface and On-chip Debug System ..................................... 250
25 Boot Loader Support – Read-While-Write Self-Programming ......... 277
22.3
23.1
23.2
23.3
23.4
23.5
23.6
23.7
23.8
23.9
24.1
24.2
24.3
24.4
24.5
24.6
24.7
24.8
24.9
24.10
24.11
24.12
24.13
24.14
24.15
24.16
25.1
25.2
25.3
25.4
25.5
25.6
Register Description ......................................................................................231
Features ........................................................................................................233
Overview ........................................................................................................233
Operation .......................................................................................................234
Starting a Conversion ....................................................................................235
Prescaling and Conversion Timing ................................................................236
Changing Channel or Reference Selection ...................................................238
ADC Noise Canceler .....................................................................................239
ADC Conversion Result .................................................................................243
Register Description ......................................................................................245
Features ........................................................................................................250
Overview ........................................................................................................250
TAP – Test Access Port ................................................................................251
TAP Controller ...............................................................................................252
Using the Boundary-scan Chain ....................................................................253
Using the On-chip Debug System .................................................................253
On-chip Debug Specific JTAG Instructions ...................................................254
Using the JTAG Programming Capabilities ...................................................255
Bibliography ...................................................................................................255
IEEE 1149.1 (JTAG) Boundary-scan .............................................................255
Data Registers ...............................................................................................256
Boundary-scan Specific JTAG Instructions ...................................................258
Boundary-scan Chain ....................................................................................259
ATmega128A Boundary-scan Order .............................................................269
Boundary-scan Description Language Files ..................................................276
Register Description ......................................................................................276
Features ........................................................................................................277
Overview ........................................................................................................277
Application and Boot Loader Flash Sections .................................................277
Read-While-Write and No Read-While-Write Flash Sections ........................278
Boot Loader Lock Bits ...................................................................................280
Entering the Boot Loader Program ................................................................281
ATmega128A
v

Related parts for ATMEGA128A-MU