S9S08AW16AE0CFT Freescale Semiconductor, S9S08AW16AE0CFT Datasheet - Page 82

no-image

S9S08AW16AE0CFT

Manufacturer Part Number
S9S08AW16AE0CFT
Description
MCU 16K FLASH AUTO 48-QFN
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheet

Specifications of S9S08AW16AE0CFT

Core Processor
HCS08
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SCI, SPI
Peripherals
LVD. POR, PWM, WDT
Number Of I /o
38
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-QFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S9S08AW16AE0CFT
Manufacturer:
FREESCALE
Quantity:
20 000
Chapter 6 Parallel Input/Output
6.3
The MC9S08AW60 Series has a total of 54 parallel I/O pins in seven ports (PTA–PTG). Not all pins are
bonded out in all packages. Consult the pin assignment in
parallel I/O pins. All of these pins are available for general-purpose I/O when they are not used by other
on-chip peripheral systems.
After reset, the shared peripheral functions are disabled so that the pins are controlled by the parallel I/O.
All of the parallel I/O are configured as inputs (PTxDDn = 0). The pin control functions for each pin are
configured as follows: slew rate control enabled (PTxSEn = 1), low drive strength selected (PTxDSn = 0),
and internal pullups disabled (PTxPEn = 0).
The following paragraphs discuss each port and the software controls that determine each pin’s use.
6.3.1
Port A pins are general-purpose I/O pins. Parallel I/O function is controlled by the port A data (PTAD) and
data direction (PTADD) registers which are located in page zero register space. The pin control registers,
pullup enable (PTAPE), slew rate control (PTASE), and drive strength select (PTADS) are located in the
high page registers. Refer to
general-purpose I/O control and
6.3.2
82
Port A
Port B
Software-controlled slew rate output buffers
Eight port A pins
Eight port B pins shared with ADC1
Seven port C pins shared with SCI2, IIC1, and MCLK
Eight port D pins shared with ADC1, KBI1, and TPM1 and TPM2 external clock inputs
Eight port E pins shared with SCI1, TPM1, and SPI1
Eight port F pins shared with TPM1 and TPM2
Seven port G pins shared with XTAL, EXTAL, and KBI1
Pin Descriptions
Port A
Port B
MCU Pin:
MCU Pin:
AD1P7
PTB7/
PTA7
Section 6.4, “Parallel I/O
Bit 7
Bit 7
Section 6.5, “Pin
AD1P6
PTB6/
PTA6
Figure 6-1. Port A Pin Names
Figure 6-2. Port B Pin Names
MC9S08AW60 Data Sheet, Rev 2
6
6
AD1P5
PTB5/
PTA5
5
5
Control” for more information about pin control.
Control” for more information about
AD1P4
PTB4/
PTA4
Chapter 2, “Pins and
4
4
AD1P3
PTB3/
PTA3
3
3
AD1P2
PTB2/
PTA2
2
2
Connections,” for available
AD1P1
PTB1/
PTA1
Freescale Semiconductor
1
1
AD1P0
PTB0/
PTA0
Bit 0
Bit 0

Related parts for S9S08AW16AE0CFT