MC908GR32AVFAE Freescale Semiconductor, MC908GR32AVFAE Datasheet - Page 90

no-image

MC908GR32AVFAE

Manufacturer Part Number
MC908GR32AVFAE
Description
IC MCU 8BIT 32K FLASH 48-LQFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC908GR32AVFAE

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
SCI, SPI
Peripherals
LVD, POR, PWM
Number Of I /o
37
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
48-LQFP
Controller Family/series
HC08
No. Of I/o's
37
Ram Memory Size
1.5KB
Cpu Speed
8MHz
No. Of Timers
2
Embedded Interface Type
SCI, SPI
Rohs Compliant
Yes
Processor Series
HC08GR
Core
HC08
Data Bus Width
8 bit
Data Ram Size
1.5 KB
Interface Type
ESCI, SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
53
Number Of Timers
8
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Development Tools By Supplier
FSICEBASE, DEMO908GZ60E, M68CBL05CE, M68EML08GPGTE
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 24 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC908GR32AVFAE
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MC908GR32AVFAE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC908GR32AVFAE
Manufacturer:
FREESCALE
Quantity:
2 000
Configuration Register (CONFIG)
MCLKSEL — MCLK Source Select Bit
MCLK1 and MCLK0 — MCLK Output Select Bits
TMBCLKSEL— Timebase Clock Select Bit
OSCENINSTOP — Oscillator Enable In Stop Mode Bit
SCIBDSRC — SCI Baud Rate Clock Source Bit
90
Setting the MCLK1 and MCLK0 bits enables the PTD0/SS pin to be used as a MCLK output clock.
Once configured for MCLK, the PTD data direction register for PTD0 is used to enable and disable the
MCLK output. See
TMBCLKSEL enables an extra divide-by-128 prescaler in the timebase module. Setting this bit enables
the extra prescaler and clearing this bit disables it. See
detailed description of the external clock operation.
OSCENINSTOP, when set, will enable the oscillator to continue to generate clocks in stop mode. See
Chapter 4 Clock Generator Module
the rest of the MCU stops. See
cease to generate clocks while in stop mode. The default state for this option is clear, disabling the
oscillator in stop mode.
SCIBDSRC controls the clock source used for the serial communications interface (SCI). The setting
of this bit affects the frequency at which the SCI operates.See
Communications Interface (ESCI)
1 = Crystal frequency
0 = Bus frequency
1 = Enables extra divide-by-128 prescaler in timebase module
0 = Disables extra divide-by-128 prescaler in timebase module
1 = Oscillator enabled during stop mode
0 = Oscillator disabled during stop mode (default)
1 = Internal data bus clock used as clock source for SCI (default)
0 = External oscillator used as clock source for SCI
Address:
Reset:
Read:
Write:
MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5
$001E
Table 5-1
Bit 7
0
0
MCLK1
Figure 5-1. Configuration Register 2 (CONFIG2)
0
0
1
1
= Unimplemented
MCLKSEL
for MCLK options.
6
0
Chapter 16 Timebase Module
Table 5-1. MCLK Output Select
Module.
(CGM). This function is used to keep the timebase running while
MCLK1
MCLK0
5
0
0
1
0
1
MCLK0
R
4
0
= Reserved
Chapter 16 Timebase Module (TBM)
MCLK Frequency
MCLK not enabled
Clock divided by 2
Clock divided by 4
R
3
0
Clock
TMBCLKSEL OSCENINSTOP SCIBDSRC
(TBM). When clear, the oscillator will
Chapter 13 Enhanced Serial
2
0
1
0
Freescale Semiconductor
Bit 0
1
for a more

Related parts for MC908GR32AVFAE