R5F21292SNSP#U0 Renesas Electronics America, R5F21292SNSP#U0 Datasheet - Page 310

MCU 3/5V 16K+2K 20PIN-SSOP

R5F21292SNSP#U0

Manufacturer Part Number
R5F21292SNSP#U0
Description
MCU 3/5V 16K+2K 20PIN-SSOP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/R8C/Tiny/29r
Datasheet

Specifications of R5F21292SNSP#U0

Core Processor
R8C
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, LIN, SIO, SSU, UART/USART
Peripherals
LED, POR, Voltage Detect, WDT
Number Of I /o
13
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
2.2 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
20-SSOP
For Use With
R0K521276S000BE - KIT DEV RSK-R8C/26-29
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
R5F21292SNSP#U0
Quantity:
13 400
Company:
Part Number:
R5F21292SNSP#U0
Quantity:
13 400
R8C/28 Group, R8C/29 Group
Rev.2.10
REJ09B0279-0210
16.3.2
Table 16.7
STIE, NAKIE, RIE, TEIE, TIE: Bits in ICIER register
AL, STOP, NACKF, RDRF, TEND, TDRE: Bits in ICSR register
Transmit data empty
Transmit ends
Receive data full
Stop condition detection
NACK detection
Arbitration lost/overrun error
The I
when the clock synchronous serial format is used.
Table 16.7 lists the Interrupt Requests of I
Since these interrupt requests are allocated at the I
bit by bit is necessary.
When the generation conditions listed in Table 16.7 are met, an I
Set the interrupt generation conditions to 0 by the I
TEND are automatically set to 0 by writing transmit data to the ICDRT register and the RDRF bit is
automatically set to 0 by reading the ICDRR register. When writing transmit data to the ICDRT register, the
TDRE bit is set to 0. When data is transferred from registers ICDRT to ICDRS, the TDRE bit is set to 1 and by
further setting the TDRE bit to 0, 1 additional byte may be transmitted.
Set the STIE bit to 1 (enable stop condition detection interrupt request) when the STOP bit is set to 0.
Sep 26, 2008
2
Interrupt Requests
C bus interface has six interrupt requests when the I
Interrupt Request
Interrupt Requests of I
Page 291 of 441
TXI
TEI
RXI
STPI
NAKI
2
C bus Interface
2
C bus Interface.
TIE = 1 and TDRE = 1
TEIE = 1 and TEND = 1
RIE = 1 and RDRF = 1
STIE = 1 and STOP = 1
NAKIE = 1 and AL = 1 (or
NAKIE = 1 and NACKF = 1)
Generation Condition
2
C bus interface interrupt vector table, determining the source
2
C bus interface interrupt routine. However, bits TDRE and
2
C bus format is used and four interrupt requests
2
C bus interface interrupt request is generated.
16. Clock Synchronous Serial Interface
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
I
2
C bus
Format
Synchronous
Enabled
Enabled
Enabled
Disabled
Disabled
Enabled
Clock
Serial

Related parts for R5F21292SNSP#U0