DF2160BVTE10 Renesas Electronics America, DF2160BVTE10 Datasheet - Page 330

IC H8S MCU FLASH 64K 144TQFP

DF2160BVTE10

Manufacturer Part Number
DF2160BVTE10
Description
IC H8S MCU FLASH 64K 144TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2100r
Datasheet

Specifications of DF2160BVTE10

Core Processor
H8S/2000
Core Size
16-Bit
Speed
10MHz
Connectivity
Host Interface (LPC), I²C, IrDA, SCI, X-Bus
Peripherals
PWM, WDT
Number Of I /o
114
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
144-TQFP, 144-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Other names
HD64F2160BVTE10
HD64F2160BVTE10
Section 11 16-Bit Free-Running Timer (FRT)
11.5.4
The rising or falling edge can be selected for the input capture input timing by the IEDGA to
IEDGD bits in TCR. Figure 11.7 shows the usual input capture timing when the rising edge is
selected.
If ICRA to ICRAD are read when the corresponding input capture signal arrives, the internal input
capture signal is delayed by one system clock ( ). Figure 11.8 shows the timing for this case.
11.5.5
ICRC and ICRD can operate as buffers for ICRA and ICRB, respectively. Figure 11.9 shows how
input capture operates when ICRC is used as ICRA's buffer register (BUFEA = 1) and IEDGA and
IEDGC are set to different values (IEDGA = 0 and IEDGC = 1, or IEDGA = 1 and IEDGC = 0),
so that input capture is performed on both the rising and falling edges of FTIA.
Rev. 3.00 Mar 21, 2006 page 274 of 788
REJ09B0300-0300
Figure 11.8 Input Capture Input Signal Timing (When ICRA to ICRD are Read)
Input capture
input pin
Input capture signal
Input capture
input pin
Input capture signal
Input Capture Input Timing
Buffered Input Capture Input Timing
Figure 11.7 Input Capture Input Signal Timing (Usual Case)
Read cycle of ICRA to ICRD
T 1
T 2

Related parts for DF2160BVTE10