R8A77850ADBGV Renesas Electronics America, R8A77850ADBGV Datasheet - Page 1150

IC SUPERH MPU ROMLESS 436-BGA

R8A77850ADBGV

Manufacturer Part Number
R8A77850ADBGV
Description
IC SUPERH MPU ROMLESS 436-BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R8A77850ADBGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
600MHz
Connectivity
Audio Codec, MMC, Serial Sound, SCI, SIO, SPI, SSI
Peripherals
DMA, POR, WDT
Number Of I /o
108
Program Memory Type
ROMless
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
1 V ~ 1.2 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
436-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R8A77850ADBGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
R8A77850ADBGV#RD0Z
Manufacturer:
Renesas Electronics America
Quantity:
10 000
22. Serial I/O with FIFO (SIOF)
22.3.8
SIIER is a 16-bit readable/writable register that enables the issuance of SIOF interrupts. When
each bit in this register is set to 1 and the corresponding bit in SISTR is set to 1, the SIOF issues
an interrupt.
Rev.1.00 Jan. 10, 2008 Page 1118 of 1658
REJ09B0261-0100
Initial value:
Bit
15
14
13
12
11
R/W:
BIt:
Interrupt Enable Register (SIIER)
Bit Name
TDMAE
TCRDYE
TFEMPE
TDREQE
RDMAE
MAE
R/W
15
TD
0
R/W
TCR
DYE
14
0
R/W
MPE
TFE
13
0
Initial
Value
0
0
0
0
0
R/W
EQE
TDR
12
0
R/W
MAE
RD
R/W
R/W
R/W
R/W
R/W
R/W
11
0
RDYE
R/W
RC
10
0
Description
Transmit Data DMA Transfer Request Enable
Transmits an interrupt as a CPU interrupt or a DMA
transfer request when the TDREQE bit is 1.
0: Used as a CPU interrupt
1: Used as a DMA transfer request to the DMAC
Transmit Control Data Ready Enable
0: Disables interrupts due to transmit control data ready
1: Enables interrupts due to transmit control data ready
Transmit FIFO Empty Enable
0: Disables interrupts due to transmit FIFO empty
1: Enables interrupts due to transmit FIFO empty
Transmit Data Transfer Request Enable
0: Disables interrupts due to transmit data transfer
1: Enables interrupts due to transmit data transfer
Receive Data DMA Transfer Request Enable
Transmits an interrupt as a CPU interrupt or a DMA
transfer request when the RDREQE bit is 1.
0: Used as a CPU interrupt
1: Used as a DMA transfer request to the DMAC
FULE
R/W
requests
requests
RF
9
0
REQE
R/W
RD
8
0
R/W
7
0
R/W
6
0
ERRE
R/W
SA
5
0
ERRE
R/W
FS
4
0
OVFE
R/W
TF
3
0
UDFE
R/W
TF
2
0
UDFE
R/W
RF
1
0
OVFE
R/W
RF
0
0

Related parts for R8A77850ADBGV