SC68C652BIB48,157 NXP Semiconductors, SC68C652BIB48,157 Datasheet - Page 6

IC UART DUAL 48LQFP

SC68C652BIB48,157

Manufacturer Part Number
SC68C652BIB48,157
Description
IC UART DUAL 48LQFP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC68C652BIB48,157

Features
2 Channels
Number Of Channels
2, DUART
Fifo's
32 Byte
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
Mounting Type
Surface Mount
Package / Case
48-LFQFP
Voltage
2.25 V ~ 5.5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935278766157
SC68C652BIB48
SC68C652BIB48

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC68C652BIB48,157
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
SC68C652B_2
Product data sheet
Table 2.
Symbol
RESET
RIA
RIB
RTSA
RTSB
RXA
RXB
RXRDYA
RXRDYB
TXA
TXB
TXRDYA
TXRDYB
Pin description
Pin
36
41
21
33
22
5
4
31
18
7
8
43
6
Type
I
I
I
O
O
I
I
O
O
O
O
O
O
Rev. 02 — 2 November 2009
…continued
Dual UART with 32-byte FIFOs and IrDA encoder/decoder
Description
Reset (active LOW). This pin will reset the internal registers and
all the outputs. The UART transmitter output and the receiver input
will be disabled during reset time. See
external reset condition”
Ring Indicator (active LOW). These inputs are associated with
individual UART channels A and B. A logic 0 on these pins
indicates the modem has received a ringing signal from the
telephone line. A logic 1 transition on these input pins generates an
interrupt.
Request to Send (active LOW). These outputs are associated
with individual UART channels, A and B. A logic 0 on the RTSn pin
indicates the transmitter has data ready and waiting to send.
Writing a logic 1 in the modem control register MCR[1] will set this
pin to a logic 0, indicating data is available. After a reset these pins
are set to a logic 1. These pins have no effect on the UART’s
transmit or receive operation.
Receive data input. These inputs are associated with individual
serial channel data to the SC68C652B receive input circuits A and
B. The RXn pin will be a logic 1 during reset, idle (no data), or when
the transmitter is disabled. During the local loopback mode, these
RXn input pins are disabled and transmit data is connected to the
UART receive input internally.
Receive Ready (active LOW). RXRDYA or RXRDYB goes LOW
when the trigger level has been reached or the FIFO has at least
one character. It goes HIGH when the receive FIFO is empty.
Transmit data A, B. These outputs are associated with individual
serial transmit channel data from the SC68C652B. The TXn pin will
be a logic 1 during reset, idle (no data), or when the transmitter is
disabled. During the local loopback mode, the TXn output pins are
disabled and transmit data is internally connected to the UART
receive input.
Transmit Ready A, B (active LOW). These outputs provide the
transmit FIFO/THR status for individual transmit channels A and B.
TXRDYn is primarily intended for monitoring DMA mode 1 transfers
for the transmit data FIFOs. An individual channel’s TXRDYA,
TXRDYB buffer ready status is indicated by logic 0, that is, at least
one location is empty and available in the FIFO or THR. This pin
goes to a logic 1 (DMA mode 1) when there are no more empty
locations in the FIFO or THR. This signal can also be used for
single mode transfers (DMA mode 0).
for initialization details.
Section 7.11 “SC68C652B
SC68C652B
© NXP B.V. 2009. All rights reserved.
6 of 43

Related parts for SC68C652BIB48,157