SC16C852IBS,151 NXP Semiconductors, SC16C852IBS,151 Datasheet - Page 33

no-image

SC16C852IBS,151

Manufacturer Part Number
SC16C852IBS,151
Description
IC UART DUAL W/FIFO 32HVQFN
Manufacturer
NXP Semiconductors
Type
IrDAr
Datasheet

Specifications of SC16C852IBS,151

Number Of Channels
2, DUART
Package / Case
32-VQFN Exposed Pad, 32-HVQFN, 32-SQFN, 32-DHVQFN
Features
Programmable
Fifo's
128 Byte
Protocol
RS485
Voltage - Supply
2.5 V ~ 3.3 V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Voltage
1.65 V ~ 1.95 V
Data Rate
5 Mbps
Supply Voltage (max)
3.3 V
Supply Voltage (min)
2.5 V
Supply Current
2 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
935283099151 SC16C852IBS-S
NXP Semiconductors
SC16C852_1
Product data sheet
7.8 Modem Status Register (MSR)
This register shares the same address as EFCR register. This is a read-only register and
it provides the current state of the control interface signals from the modem, or other
peripheral device to which the SC16C852 is connected. Four bits of this register are used
to indicate the changed information. These bits are set to a logic 1 whenever a control
input from the modem changes state. These bits are set to a logic 0 whenever the CPU
reads this register.
When write, the data will be written to EFCR register.
Table 23.
[1]
Bit
7
6
5
4
3
2
1
0
Whenever any MSR bit 3:0 is set to logic 1, a Modem Status Interrupt will be generated.
Symbol
MSR[7]
MSR[6]
MSR[5]
MSR[4]
MSR[3]
MSR[2]
MSR[1]
MSR[0]
Modem Status Register bits description
Description
CD. During normal operation, this bit is the complement of the CD input.
Reading this bit in the loopback mode produces the state of MCR[3] (OP2).
RI. During normal operation, this bit is the complement of the RI input.
Reading this bit in the loopback mode produces the state of MCR[2] (OP1).
DSR. During normal operation, this bit is the complement of the DSR input.
During the loopback mode, this bit is equivalent to MCR[0] (DTR).
CTS. During normal operation, this bit is the complement of the CTS input.
During the loopback mode, this bit is equivalent to MCR[1] (RTS).
CD
RI
DSR
CTS
Rev. 01 — 31 August 2009
logic 0 = no CD change (normal default condition)
logic 1 = the CD input to the SC16C852 has changed state since the last
time it was read. A modem Status Interrupt will be generated.
logic 0 = no RI change (normal default condition)
logic 1 = the RI input to the SC16C852 has changed from a logic 0 to a
logic 1. A modem Status Interrupt will be generated.
logic 0 = no DSR change (normal default condition)
logic 1 = the DSR input to the SC16C852 has changed state since the
last time it was read. A modem Status Interrupt will be generated.
logic 0 = no CTS change (normal default condition)
logic 1 = the CTS input to the SC16C852 has changed state since the
last time it was read. A modem Status Interrupt will be generated.
[1]
[1]
[1]
[1]
Dual UART with 128-byte FIFOs and IrDA encoder/decoder
SC16C852
© NXP B.V. 2009. All rights reserved.
33 of 60

Related parts for SC16C852IBS,151