SC16C852IBS,151 NXP Semiconductors, SC16C852IBS,151 Datasheet - Page 8

no-image

SC16C852IBS,151

Manufacturer Part Number
SC16C852IBS,151
Description
IC UART DUAL W/FIFO 32HVQFN
Manufacturer
NXP Semiconductors
Type
IrDAr
Datasheet

Specifications of SC16C852IBS,151

Number Of Channels
2, DUART
Package / Case
32-VQFN Exposed Pad, 32-HVQFN, 32-SQFN, 32-DHVQFN
Features
Programmable
Fifo's
128 Byte
Protocol
RS485
Voltage - Supply
2.5 V ~ 3.3 V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Voltage
1.65 V ~ 1.95 V
Data Rate
5 Mbps
Supply Voltage (max)
3.3 V
Supply Voltage (min)
2.5 V
Supply Current
2 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
935283099151 SC16C852IBS-S
NXP Semiconductors
Table 2.
SC16C852_1
Product data sheet
Symbol
INTB/n.c.
IOR/V
IOW/R/W
OP2A
OP2B
RESET/
RESET
RIA
RIB
RTSA
RTSB
RXA
RXB
RXRDYA
RXRDYB
DD
Pin description
Pin
LQFP48
29
19
15
32
9
36
41
21
33
22
5
4
31
18
HVQFN32
21
14
12
-
-
24
-
-
23
15
4
3
-
-
…continued
Type
O
I
I
O
O
I
I
I
O
O
I
I
O
O
Description
When 16/68 pin is at logic 1 or unconnected, this output becomes channel B
interrupt output. The output state is defined by the user through the software
setting of MCR[3]. INTB is set to the active mode and OP2B output to a logic 0
when MCR[3] is set to a logic 1. INTB is set to the 3-state mode and OP2B is
set to a logic 1 when MCR[3] is set to a logic 0.
When 16/68 pin is at logic 0, this output is not used.
When 16/68 pin is at logic 1, this input becomes the read strobe (active LOW).
When 16/68 pin is at logic 0, this input pin is not used and should be connected
to V
When 16/68 pin is at logic 1 or unconnected, this input becomes the write
strobe (active LOW).
When 16/68 pin is at logic 0, this input becomes read strobe when it is at logic
HIGH, and write strobe when it is at logic LOW.
Output 2 (user-defined). This function is associated with individual channels,
A through B. The state at these pin(s) are defined by the user and through MCR
register bit 3. INTA, INTB are set to the active mode and OP2 to logic 0 when
MCR[3] is set to a logic 1. INTA, INTB are set to the 3-state mode and OP2 to a
logic 1 when MCR[3] is set to a logic 0 (see
bits
and OP2 outputs, only one function should be used at one time, INT or OP2.
Master Reset. When 16/68 pin is at logic 1 or unconnected, this input becomes
the RESET pin (active HIGH).
When 16/68 pin is at logic LOW, this input pin becomes RESET (active LOW).
(See
initialization details.)
Ring Indicator (active LOW). These inputs are associated with individual
UART channels, A through B. A logic 0 on this pin indicates the modem has
received a ringing signal from the telephone line. A logic 1 transition on this
input pin will generate an interrupt if modem status interrupt is enabled.
Request to Send (active LOW). These outputs are associated with individual
UART channels, A through B. A logic 0 on the RTSx pin indicates the
transmitter has data ready and waiting to send. Writing a logic 1 in the modem
control register MCR[1] will set this pin to a logic 0, indicating data is available.
After a reset this pin will be set to a logic 1.
Receive data A, B. These inputs are associated with individual serial channel
data to the SC16C852 receive input circuits, A through B. The RX signal will be
a logic 1 during reset, idle (no data), or when not receiving data. During the
local loopback mode, the RXA/RXB input pin is disabled and TX data is
connected to the UART RX input, internally.
Receive Ready A, B (active LOW). This function provides the RX FIFO/RHR
status for individual receive channels (A to B). RXRDY is primarily intended for
monitoring DMA mode 1 transfers for the receive data FIFOs. A logic 0
indicates there is a receive data to read/upload, that is, receive ready status
with one or more RX characters available in the FIFO/RHR. This pin is a logic 1
when the FIFO/RHR is empty or when the programmed trigger level has not
been reached. This signal can also be used for single mode transfers (DMA
mode 0).
DD
description”, bit 3). Since these bits control both the INTA, INTB operation
Section 7.23 “SC16C852 external reset condition and software reset”
Rev. 01 — 31 August 2009
.
Dual UART with 128-byte FIFOs and IrDA encoder/decoder
Table 21 “Modem Control Register
SC16C852
© NXP B.V. 2009. All rights reserved.
8 of 60
for

Related parts for SC16C852IBS,151