XR20M1172IG28-F Exar Corporation, XR20M1172IG28-F Datasheet - Page 32

no-image

XR20M1172IG28-F

Manufacturer Part Number
XR20M1172IG28-F
Description
IC UART FIFO I2C/SPI 64B 28TSSOP
Manufacturer
Exar Corporation
Datasheet

Specifications of XR20M1172IG28-F

Number Of Channels
2, DUART
Package / Case
28-TSSOP (0.173", 4.40mm Width)
Features
*
Fifo's
64 Byte
Protocol
RS485
Voltage - Supply
1.62 V ~ 3.63 V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
16 Mbps
Supply Voltage (max)
3.6 V
Supply Voltage (min)
1.62 V
Supply Current
250 uA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
No. Of Channels
2
Uart Features
Tx/Rx FIFO Counters
Supply Voltage Range
1.62V To 3.63V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
TSSOP
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
1016-1298-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR20M1172IG28-F
Manufacturer:
EXAR
Quantity:
4 190
Part Number:
XR20M1172IG28-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
XR20M1172
TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO
The Line Control Register is used to specify the asynchronous data communication format. The word or
character length, the number of stop bits, and the parity are selected by writing the appropriate bits in this
register.
LCR[1:0]: TX and RX Word Length Select
These two bits specify the word length to be transmitted or received.
LCR[2]: TX and RX Stop-bit Length Select
The length of stop bit is specified by this bit in conjunction with the programmed word length.
LCR[3]: TX and RX Parity Select
Parity or no parity can be selected via this bit. The parity bit is a simple way used in communications for data
integrity check. See
LCR[4]: TX and RX Parity Select
If the parity bit is enabled with LCR bit-3 set to a logic 1, LCR bit-4 selects the even or odd parity format.
4.6
Logic 0 = No parity.
Logic 1 = A parity bit is generated during the transmission while the receiver checks for parity error of the
data character received.
Logic 0 = ODD Parity is generated by forcing an odd number of logic 1’s in the transmitted character. The
receiver must be programmed to check the same format.
Logic 1 = EVEN Parity is generated by forcing an even number of logic 1’s in the transmitted character. The
receiver must be programmed to check the same format.
Line Control Register (LCR) - Read/Write
Table 11
for parity selection summary below.
BIT-1
BIT-2
0
0
1
1
0
1
1
LENGTH
BIT-0
5,6,7,8
W
6,7,8
0
1
0
1
ORD
5
32
S
W
TOP BIT LENGTH
(B
ORD LENGTH
6 (default)
2 (default)
IT TIME
1-1/2
5
7
8
1
(
S
))
REV. 1.0.1

Related parts for XR20M1172IG28-F