PIC12F1822-I/MF Microchip Technology, PIC12F1822-I/MF Datasheet - Page 394

no-image

PIC12F1822-I/MF

Manufacturer Part Number
PIC12F1822-I/MF
Description
IC, 8BIT MCU, PIC12, 32MHZ, DFN-8
Manufacturer
Microchip Technology
Series
PIC® XLP™ 12Fr

Specifications of PIC12F1822-I/MF

Controller Family/series
PIC12
No. Of I/o's
6
Eeprom Memory Size
256Byte
Ram Memory Size
128Byte
Cpu Speed
32MHz
No. Of Timers
3
Core Size
8 Bit
Program Memory Size
3.5KB
Core Processor
PIC
Speed
32MHz
Connectivity
I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
6
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
8-DFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC12F1822-I/MF
Manufacturer:
ALLEGRO
Quantity:
1 001
Part Number:
PIC12F1822-I/MF
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
PIC12F/LF1822/16F/LF1823
Timer2 ............................................................................... 184
Timer2/4/6
Timers
Timing Diagrams
DS41413A-page 394
TMR1H Register ....................................................... 172
TMR1L Register ........................................................ 172
Associated registers.................................................. 187
Associated registers.................................................. 187
Timer1
Timer2
A/D Conversion ......................................................... 356
A/D Conversion (Sleep Mode) .................................. 356
Acknowledge Sequence ........................................... 265
Asynchronous Reception .......................................... 286
Asynchronous Transmission ..................................... 282
Asynchronous Transmission (Back to Back) ............ 282
Auto Wake-up Bit (WUE) During Normal Operation . 298
Auto Wake-up Bit (WUE) During Sleep .................... 298
Automatic Baud Rate Calibration .............................. 296
Baud Rate Generator with Clock Arbitration ............. 258
BRG Reset Due to SDA Arbitration During Start
Brown-out Reset (BOR) ............................................ 352
Brown-out Reset Situations ........................................ 77
Bus Collision During a Repeated Start Condition
Bus Collision During a Repeated Start Condition
Bus Collision During a Start Condition (SCL = 0) ..... 269
Bus Collision During a Stop Condition (Case 1) ....... 271
Bus Collision During a Stop Condition (Case 2) ....... 271
Bus Collision During Start Condition (SDA only) ...... 268
Bus Collision for Transmit and Acknowledge............ 267
CLKOUT and I/O....................................................... 350
Clock Synchronization .............................................. 255
Clock Timing ............................................................. 348
Comparator Output ................................................... 159
Enhanced Capture/Compare/PWM (ECCP) ............. 354
Fail-Safe Clock Monitor (FSCM) ................................. 67
First Start Bit Timing ................................................. 259
Full-Bridge PWM Output ........................................... 213
Half-Bridge PWM Output .................................. 211, 217
I
I
I
I
I
INT Pin Interrupt.......................................................... 87
Internal Oscillator Switch Timing................................. 62
PWM Auto-shutdown ................................................ 216
PWM Direction Change ............................................ 214
PWM Direction Change at Near 100% Duty Cycle ... 215
PWM Output (Active-High)........................................ 209
PWM Output (Active-Low) ........................................ 210
Repeat Start Condition.............................................. 260
Reset Start-up Sequence............................................ 79
Reset, WDT, OST and Power-up Timer ................... 351
Send Break Character Sequence ............................. 299
SPI Master Mode (CKE = 1, SMP = 1) ..................... 359
SPI Mode (Master Mode) .......................................... 232
SPI Slave Mode (CKE = 0) ....................................... 360
2
2
2
2
2
C Bus Data ............................................................. 362
C Bus Start/Stop Bits.............................................. 361
C Master Mode (7 or 10-Bit Transmission) ............ 262
C Master Mode (7-Bit Reception) ........................... 264
C Stop Condition Receive or Transmit Mode ......... 266
T1CON.............................................................. 180
T1GCON ........................................................... 181
T2CON.............................................................. 186
Condition........................................................... 269
(Case 1) ............................................................ 270
(Case 2) ............................................................ 270
Firmware Restart .............................................. 216
Preliminary
Timing Diagrams and Specifications
Timing Parameter Symbology .......................................... 347
Timing Requirements
TMR0 Register.................................................................... 31
TMR1H Register ................................................................. 31
TMR1L Register.................................................................. 31
TMR2 Register.................................................................... 31
TRIS.................................................................................. 332
TRISA Register........................................................... 32, 121
TRISC Register........................................................... 32, 125
Two-Speed Clock Start-up Mode........................................ 64
TXREG ............................................................................. 281
TXREG Register ................................................................. 34
TXSTA Register.......................................................... 34, 288
U
USART
V
V
W
Wake-up on Break ............................................................ 297
Wake-up Using Interrupts ................................................... 96
Watchdog Timer (WDT)...................................................... 78
WCOL ....................................................... 258, 261, 263, 265
WCOL Status Flag.................................... 258, 261, 263, 265
WDTCON Register ........................................................... 101
WPUB Register................................................................. 123
WPUC Register ................................................................ 126
Write Protection .................................................................. 53
WWW Address ................................................................. 395
WWW, On-Line Support ..................................................... 10
REF
SPI Slave Mode (CKE = 1) ....................................... 360
Synchronous Reception (Master Mode, SREN) ....... 303
Synchronous Transmission ...................................... 301
Synchronous Transmission (Through TXEN) ........... 301
Timer0 and Timer1 External Clock ........................... 353
Timer1 Incrementing Edge ....................................... 176
Two Speed Start-up.................................................... 65
USART Synchronous Receive (Master/Slave) ......... 358
USART Synchronous Transmission
Wake-up from Interrupt............................................... 96
PLL Clock ................................................................. 349
I
SPI Mode .................................................................. 361
BRGH Bit .................................................................. 291
Synchronous Master Mode
Modes ....................................................................... 100
Specifications ........................................................... 353
. S
2
C Bus Data............................................................. 363
EE
(Master/Slave) .................................................. 358
Requirements, Synchronous Receive .............. 358
Requirements, Synchronous Transmission...... 358
Timing Diagram, Synchronous Receive ........... 358
Timing Diagram, Synchronous Transmission... 358
ADC Reference Voltage
 2010 Microchip Technology Inc.

Related parts for PIC12F1822-I/MF