CDB42438 Cirrus Logic Inc, CDB42438 Datasheet - Page 5

no-image

CDB42438

Manufacturer Part Number
CDB42438
Description
Eval Bd 108dB 6&8ch Multi-Chnl CODECs
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CDB42438

Main Purpose
Audio, CODEC
Embedded
Yes, FPGA / CPLD
Utilized Ic / Part
CS42438
Primary Attributes
6 Single-Ended and 2 Differential Analog Inputs and 8 Outputs, S/PDIF Transmitter and Receiver
Secondary Attributes
Graphic User Interface
Description/function
Audio CODECs
Operating Supply Voltage
5 V to 12 V
Product
Audio Modules
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
CS42438
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant, Contains lead / RoHS non-compliant
Other names
598-1500
DS646DB2
1.6
1.7
1.8
1.9
clock on the OMCK input pin, and can operate in either the Left-Justified or I²S interface for-
mat.
Selections are made in the control port of the FPGA, accessible through the “FPGA” tab of
the Cirrus Logic FlexGUI software. Refer to register “CS8406 Control (address 04h)” on
page 17 for configuration settings.
A complete description of the CS8416 receiver (Figure 10 on page 32) and a discussion of
the digital audio interface are included in the CS8416 data sheet.
The CS8416 converts the input S/PDIF data stream into PCM data for the CS42438 and op-
erates in master or slave mode, generating either a 128Fs or 256Fs master clock on the
RMCK output pin, and can operate in either the Left-Justified or I²S interface format.
Selections are made in the control port of the FPGA, accessible through the “FPGA” tab of
the Cirrus Logic FlexGUI software. Refer to register “CS8416 Control (address 05h)” on
page 18 for configuration settings.
A complete description of the CS5341 Audio ADC (Figure 20 on page 42) is included in the
CS5341 data sheet.
The CS5341 is connected to the AUX port of the CS42438 and is used only in the TDM in-
terface format of the CODEC. The AUX port of the CS42438 masters the CS5341 and ac-
cepts either Left-Justified or I²S data on AUX_SDIN.
Selections are made in the control port of the FPGA, accessible through the “FPGA” tab of
the Cirrus Logic FlexGUI software. Refer to register “CS5341 and Miscellaneous Control (Ad-
dress 08h)” on page 22 for configuration settings.
Oscillator Y1 provides a system master clock. This clock is routed through the CS8416 and
out the RMCK pin when the S/PDIF input is disconnected (refer to the CS8416 data sheet for
details on OMCK operation). To use the canned oscillator as the source of the MCLK signal,
remove the S/PDIF input to the CS8416 and configure the CS8416 appropriately.
The oscillator is mounted in pin sockets, allowing easy removal or replacement.The board is
shipped with a 12.2880 MHz crystal oscillator populated at Y1.
The evaluation board has been designed to allow interfacing with external systems via the
headers J11 and J24.
The 10-pin, 2 row header, J24, provides access to the serial audio signals required to inter-
face with a DSP (see Figure 9 on page 31).
CS8416 Digital Audio Receiver
CS5341
Canned Oscillator
External Control Headers
CDB42438
5

Related parts for CDB42438