XC5VSX50T-1FFG665I Xilinx Inc, XC5VSX50T-1FFG665I Datasheet - Page 322

FPGA Virtex®-5 Family 52224 Cells 65nm (CMOS) Technology 1V 665-Pin FCBGA

XC5VSX50T-1FFG665I

Manufacturer Part Number
XC5VSX50T-1FFG665I
Description
FPGA Virtex®-5 Family 52224 Cells 65nm (CMOS) Technology 1V 665-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 SXTr

Specifications of XC5VSX50T-1FFG665I

Package
665FCBGA
Family Name
Virtex®-5
Device Logic Units
52224
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
360
Ram Bits
4866048
Number Of Logic Elements/cells
52224
Number Of Labs/clbs
4080
Total Ram Bits
4866048
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
665-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML506-UNI-G - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VSX50T-1FFG665I
Manufacturer:
XILINX
Quantity:
1 831
Part Number:
XC5VSX50T-1FFG665I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VSX50T-1FFG665I
Manufacturer:
XILINX
Quantity:
8 000
Part Number:
XC5VSX50T-1FFG665I
Manufacturer:
XILINX
0
Part Number:
XC5VSX50T-1FFG665I
Manufacturer:
XILINX
Quantity:
60
Part Number:
XC5VSX50T-1FFG665I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC5VSX50T-1FFG665I
0
Chapter 7: SelectIO Logic Resources
322
IDDR VHDL and Verilog Templates
ILOGIC Timing Models
ILOGIC Timing Characteristics
Table 7-4: IDDR Attributes
The Libraries Guide includes templates for instantiation of the IDDR primitive in VHDL
and Verilog.
This section describes the timing associated with the various resources within the ILOGIC
block.
Figure 7-6
T
X-Ref Target - Figure 7-6
Clock Event 1
DDR_CLK_EDGE
INIT_Q1
INIT_Q2
SRTYPE
CLK
CE1
IDOCKD
SR
Q1
Attribute Name
D
At time T
High at the CE1 input of the input register, enabling the input register for incoming
data.
At time T
input of the input register and is reflected on the Q1 output of the input register at
time T
.
illustrates ILOGIC register timing. When IDELAY is used, T
ICKQ
ICE1CK
IDOCK
Figure 7-6: ILOGIC Input Register Timing Characteristics
after Clock Event 1.
1
before Clock Event 1, the input signal becomes valid-High at the D
before Clock Event 1, the input clock enable signal becomes valid-
Sets the IDDR mode of operation with
respect to clock edge
Sets the initial value for Q1 port
Sets the initial value for Q2 port
Set/Reset type with respect to clock (C) ASYNC (default), SYNC
T
T
IDOCK
ICE1CK
www.xilinx.com
T
ICKQ
Description
2
3
OPPOSITE_EDGE (default),
SAME_EDGE,
SAME_EDGE_PIPELINED
0 (default), 1
0 (default), 1
4
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Possible Values
T
ISRCK
IDOCK
T
ICKQ
is replaced by
ug190_7_06_041206
5

Related parts for XC5VSX50T-1FFG665I