MAX11008BETM+ Maxim Integrated Products, MAX11008BETM+ Datasheet - Page 58

no-image

MAX11008BETM+

Manufacturer Part Number
MAX11008BETM+
Description
RF Wireless Misc IC CTLR LDMOS BIAS DUAL
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX11008BETM+

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Dual RF LDMOS Bias Controller with
Nonvolatile Memory
FIFO (see the Message Mode section) so that the data
words can be read out through the serial interface. In
message mode the FIFO is eight deep, and does not
overflow.
In ADC/average monitoring mode, the 12-bit ADC con-
version results of each selected channel are copied
into the FIFO so that the conversion results can be read
out through the serial interface (see the ADC Monitoring
Mode section). Each conversion result includes a 4-bit
channel tag that indicates the source of the conversion
(see Table 24a). In ADC/average monitoring mode the
Table 16a. APC Parameter Register (Valid when APCSRC[1:0] = 00)
NA = Not applicable.
Table 16b. APC Parameter Register (Valid when APCSRC[1:0] = 10 or 11)
58
D[15:12]
D[11:0]
DATA BITS
DATA
BITS
D[15:12]
D[11:8]
______________________________________________________________________________________
D[6:4]
D[3:0]
D7
T_HIST[3:0]
BIT NAME
APC[11:0]
A_LIMIT[2:0]
A_HIST[3:0]
T_HIST[3:0]
A_AVGCTL
BIT NAME
Unused
RESET STATE
RESET STATE
0000
NA
NA
0
0
0
0
Hysteresis limit bits. The T_HIST[3:0] bits set the temperature hysteresis limits for
both channel 1 and channel 2 for V
APC parameter bits.
Temperature hysteresis limit bits. The T_HIST[3:0] bits set the temperature
hysteresis limits for both channel 1 and channel 2 for V
Table 16c. Set APCCOMP_ and TCOMP_ to 0 before T_HIST is changed.
APC parameter bit. Controls the averaging equation for channel 1 and
channel 2. Set A_AVGCLT to 0 for average plus 1/16 difference. Set
A_AVGCLT to 1 for average plus 1/4 difference.
APC difference limiter bits. Set A_LIMIT[2:0] to enable the difference limiter for
channel 1 and channel 2 APC averaging. See Table 16d.
APC hysteresis limit bits. The A_HIST[3:0] bits set the APC hysteresis limits for
both channel 1 and channel 2 for V
APCCOMP_ and TCOMP_ to 0 before A_HIST is changed.
FIFO is seven deep, and always contains the most
recent seven data items. The oldest data placed into
the FIFO is always read out first.
When in LUT streaming mode, the FIFO register is a
write-only register. In LUT streaming mode, write the
data word that is to be written to the EEPROM into the
FIFO register (see the LUT Streaming Mode section). In
this mode the FIFO is eight deep, and is prevented
from overflow. Data written to the FIFO when it is full is
ignored.
GATE_
FUNCTION
FUNCTION
GATE_
calculations. See Table 14a.
calculations. See Table 16e. Set
GATE_
calculations. See

Related parts for MAX11008BETM+