LAN9303-ABZJ Standard Microsystems (SMSC), LAN9303-ABZJ Datasheet - Page 146

no-image

LAN9303-ABZJ

Manufacturer Part Number
LAN9303-ABZJ
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9303-ABZJ

Number Of Primary Switch Ports
3
Operating Supply Voltage (typ)
3.3V
Fiber Support
No
Power Supply Type
Analog
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Operating Temperature Classification
Commercial
Data Rate
100Mbps
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9303-ABZJ
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Revision 1.4 (07-07-10)
13.2.2.3
31:22
21:16
BITS
15:6
5:0
RESERVED
GPIO Interrupt Enable[5:0] (GPIO[5:0]_INT_EN)
When set, these bits enable the corresponding GPIO interrupt.
Note:
RESERVED
GPIO Interrupt[5:0] (GPIO[5:0]_INT)
These signals reflect the interrupt status as generated by the GPIOs. These
interrupts are configured through the
Register
Note:
General Purpose I/O Interrupt Status and Enable Register (GPIO_INT_STS_EN)
This read/write register contains the GPIO interrupt status bits.
Writing a 1 to any of the interrupt status bits acknowledges and clears the interrupt. If enabled, these
interrupt bits are cascaded into the
(INT_STS). Writing a 1 to any of the interrupt enable bits will enable the corresponding interrupt as a
source. Status bits will still reflect the status of the interrupt source regardless of whether the source
is enabled as an interrupt in this register. The
Interrupt Enable Register (INT_EN)
occur. Refer to
The GPIO interrupts must also be enabled via the
Event Enable (GPIO_EN)
(INT_EN), in order to cause the interrupt pin (IRQ) to be asserted.
(GPIO_CFG).
As GPIO interrupts, GPIO inputs are level sensitive and must be
active greater than 40 nS to be recognized as interrupt inputs.
Offset:
Chapter 5, "System Interrupts," on page 55
1E8h
DESCRIPTION
Small Form Factor Three Port 10/100 Managed Ethernet Switch with Single MII/RMII/Turbo MII
bit of the
General Purpose I/O Configuration
DATASHEET
GPIO Interrupt Event (GPIO)
must also be set in order for an actual system level interrupt to
146
Interrupt Enable Register
Size:
GPIO Interrupt Event Enable (GPIO_EN)
GPIO Interrupt
for additional information.
32 bits
bit of the
TYPE
R/WC
Interrupt Status Register
R/W
SMSC LAN9303/LAN9303i
RO
RO
DEFAULT
Datasheet
bit of the
0h
0h
-
-

Related parts for LAN9303-ABZJ