LAN9303-ABZJ Standard Microsystems (SMSC), LAN9303-ABZJ Datasheet - Page 45

no-image

LAN9303-ABZJ

Manufacturer Part Number
LAN9303-ABZJ
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9303-ABZJ

Number Of Primary Switch Ports
3
Operating Supply Voltage (typ)
3.3V
Fiber Support
No
Power Supply Type
Analog
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Operating Temperature Classification
Commercial
Data Rate
100Mbps
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9303-ABZJ
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Small Form Factor Three Port 10/100 Managed Ethernet Switch with Single MII/RMII/Turbo MII
Datasheet
SMSC LAN9303/LAN9303i
4.2.3.2
4.2.3.3
4.2.4
In addition to the methods above, the Port 2 PHY is automatically reset after returning from a PHY
power-down mode. This reset differs in that the PHY power-down mode reset does not reload or reset
any of the PHY registers. Refer to
additional information.
Port 2 PHY reset completion can be determined by polling the
the
Control Register (PHY_BASIC_CONTROL_x)
clear approximately 110uS after the Port 2 PHY reset occurrence.
Note: When using the
Refer to
Port 1 PHY Reset
A Port 1 PHY reset is performed by setting the
Register (RESET_CTL)
(PHY_BASIC_CONTROL_x). Upon completion of the Port 1 PHY reset, the
(PHY1_RST)
are affected by this reset.
In addition to the methods above, the Port 1 PHY is automatically reset after returning from a PHY
power-down mode. This reset differs in that the PHY power-down mode reset does not reload or reset
any of the PHY registers. Refer to
additional information.
Port 1 PHY reset completion can be determined by polling the
the
Control Register (PHY_BASIC_CONTROL_x)
clear approximately 110uS after the Port 1 PHY reset occurrence.
Note: When using the
Refer to
Virtual PHY Reset
A Virtual PHY reset is performed by setting the
Control Register (RESET_CTL)
(VPHY_BASIC_CTRL). No other modules of the device are affected by this reset.
Virtual PHY reset completion can be determined by polling the
the
Control Register (VPHY_BASIC_CTRL)
approximately 1uS after the Virtual PHY reset occurrence.
Refer to
resets.
Configuration Straps
Configuration straps allow various features of the device to be automatically configured to user defined
values. Configuration straps can be organized into two main categories: hard-straps and soft-straps.
Both hard-straps and soft-straps are latched upon Power-On Reset (POR) or pin reset (nRST). The
primary difference between these strap types is that soft-strap default values can be overridden by the
EEPROM Loader, while hard-straps cannot.
Configuration straps which have a corresponding external pin include internal resistors in order to
prevent the signal from floating when unconnected. If a particular configuration strap is connected to
Reset Control Register (RESET_CTL)
Reset Control Register (RESET_CTL)
Reset Control Register (RESET_CTL)
NASR are not reset.
NASR are not reset.
Section 7.2.10, "PHY Resets," on page 101
Section 7.2.10, "PHY Resets," on page 101
Section 7.3.3, "Virtual PHY Resets," on page 104
and
Reset (PHY_RST)
or the
Reset (PHY_RST)
Reset (PHY_RST)
Reset (PHY_RST)
or
DATASHEET
Reset (VPHY_RST)
bits are automatically cleared. No other modules of the device
Section 7.2.9, "PHY Power-Down Modes," on page 100
Section 7.2.9, "PHY Power-Down Modes," on page 100
until it clears. Under normal conditions, these bits will clear
or the
or the
45
or the
bit to reset the Port 2 PHY, register bits designated as
bit to reset the Port 1 PHY, register bits designated as
Port 1 PHY Reset (PHY1_RST)
until it clears. Under normal conditions, these bits will
until it clears. Under normal conditions, these bits will
Reset (PHY_RST)
Reset (PHY_RST)
bit in the (x=1)
Virtual PHY Reset (VPHY_RST)
Reset (VPHY_RST)
for additional information on Port 2 PHY resets.
for additional information on Port 1 PHY resets.
in the
for additional information on Virtual PHY
Virtual PHY Reset (VPHY_RST)
Port 2 PHY Reset (PHY2_RST)
Port 1 PHY Reset (PHY1_RST)
Virtual PHY Basic Control Register
Port x PHY Basic Control Register
bit in the (x=2)
bit in the (x=1)
bit in the
bit of the
Revision 1.4 (07-07-10)
Port 1 PHY Reset
Virtual PHY Basic
Port x PHY Basic
Port x PHY Basic
bit of the
Reset Control
Reset
bit in
bit in
bit in
for
for

Related parts for LAN9303-ABZJ