AD9548BCPZ Analog Devices Inc, AD9548BCPZ Datasheet - Page 71

IC CLOCK GEN/SYNCHRONIZR 88LFCSP

AD9548BCPZ

Manufacturer Part Number
AD9548BCPZ
Description
IC CLOCK GEN/SYNCHRONIZR 88LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9548BCPZ

Input
*
Output
*
Frequency - Max
*
Voltage - Supply
*
Operating Temperature
*
Mounting Type
Surface Mount
Package / Case
88-LFCSP
Frequency-max
*
Clock Ic Type
Clock Synthesizer
Ic Interface Type
Serial
Frequency
1GHz
No. Of Outputs
4
No. Of Multipliers / Dividers
4
Supply Current
190mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9548BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9548BCPZ-SMD7
Manufacturer:
SHARP
Quantity:
392
SYSTEM CLOCK (REGISTER 0100 TO REGISTER 0108)
Table 42. Charge Pump and Lock Detect Control
Address
0100
Table 43. N Divider
Address
0101
Table 44. SYSCLK Input Options
Address
0102
[7]
[6]
[5:3]
[2]
[1:0]
[7:0]
[7]
[6]
[5:4]
[3]
[2]
[1:0]
Bits
Bits
Bits
External loop filter
enable
Charge pump mode
Charge pump current
Lock detect timer
disable
Lock detect timer
N-divider
Unused
M-divider reset
M-divider
PLL enable
System clock source
Bit Name
Bit Name
Bit Name
2× frequency
multiplier enable
Description
Enables use of an external SYSCLK PLL loop filter
0 (default) = internal loop filter
1 = external loop filter
Charge pump current control
0 (default) = automatic
1 = manual
Selects charge pump current when Bit 6 = 1
000 = 125 μA
001 = 250 μA
010 = 375 μA
011 (default) = 500 μA
100 = 625 μA
101 = 750 μA
110 = 875 μA
111 = 1000 μA
Enable the SYSCLK PLL lock detect timer
0 (default) = enable
1 = disable
Select lock detect timer depth
00 (default) = 128
01 = 256
10 = 512
11 = 1024
Description
System clock PLL feedback divider value: 6 ≤ N ≤ 255 (default = 0x28 = 40)
Description
Reset the M-divider
0 = normal operation
1 (default) = reset
When not using the M-divider, program this bit to Logic 1.
System clock input divider
00 (default) = 1
01 = 2
10 = 4
11 = 8
Enable the 2× frequency multiplier
0 (default) = disable
1 = enable
Enable the SYSCLK PLL
0 = disable
1 (default) = enable
Input mode select for SYSCLKx pins
00 = crystal resonator
01 (default) = low frequency clock source
10 = high frequency (direct) clock source
11 = input receiver power-down
Rev. A | Page 71 of 112
AD9548

Related parts for AD9548BCPZ