EP2SGX90FF1508C3N Altera, EP2SGX90FF1508C3N Datasheet - Page 159

IC STRATIX II GX 90K 1508-FBGA

EP2SGX90FF1508C3N

Manufacturer Part Number
EP2SGX90FF1508C3N
Description
IC STRATIX II GX 90K 1508-FBGA
Manufacturer
Altera
Series
Stratix® II GXr
Datasheet

Specifications of EP2SGX90FF1508C3N

Number Of Logic Elements/cells
90960
Number Of Labs/clbs
4548
Total Ram Bits
4520448
Number Of I /o
650
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
1508-FBGA
For Use With
544-1725 - PCIE KIT W/S II GX EP2SGX90N544-1724 - SI KIT W/SII GX EP2SGX90N544-1702 - VIDEO KIT W/SII GX EP2SGX90N
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-1772
EP2SGX90FF40C3N
EP2SGX90FF40C3NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX90FF1508C3N
Manufacturer:
ALTERA30
Quantity:
121
Part Number:
EP2SGX90FF1508C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX90FF1508C3N
Manufacturer:
ALTERA
0
SignalTap II
Embedded Logic
Analyzer
Configuration
Altera Corporation
October 2007
EP2SGX30
EP2SGX60
EP2SGX90
EP2SGX130
Table 3–3. 32-Bit Stratix II GX Device IDCODE
Device
Version (4 Bits)
0000
0000
0000
0000
The Stratix II GX device instruction register length is 10 bits and the
USERCODE
scan register length and device IDCODE information for Stratix II GX
devices.
Stratix II GX devices feature the SignalTap II embedded logic analyzer,
which monitors design operation over a period of time through the IEEE
Std. 1149.1 (JTAG) circuitry. You can analyze internal logic at speed
without bringing internal signals to the I/O pins. This feature is
particularly important for advanced packages, such as FineLine BGA
packages, because it can be difficult to add a connection to a pin during
the debugging process after a board is designed and manufactured.
The logic, circuitry, and interconnects in the Stratix II GX architecture are
configured with CMOS SRAM elements. Altera
reconfigurable and every device is tested with a high coverage
production test program so you do not have to perform fault testing and
can instead focus on simulation and design verification.
Stratix II GX devices are configured at system power-up with data stored
in an Altera configuration device or provided by an external controller
(for example, a MAX
Stratix II GX devices using the fast passive parallel (FPP), active serial
Table 3–2. Stratix II GX Boundary-Scan Register Length
register length is 32 bits.
0010 0000 1110 0001
0010 0000 1110 0010
0010 0000 1110 0011
0010 0000 1110 0100
EP2SGX130
Part Number (16 Bits)
EP2SGX30
EP2SGX60
EP2SGX90
Device
®
II device or microprocessor). You can configure
IDCODE (32 Bits)
Stratix II GX Device Handbook, Volume 1
Tables 3–2
Manufacturer Identity
000 0110 1110
000 0110 1110
000 0110 1110
000 0110 1110
Boundary-Scan Register Length
(11 Bits)
and
®
3–3
FPGAs are
Configuration & Testing
1,320
1,506
2,016
2,454
show the boundary-
LSB (1 Bit)
1
1
1
1
3–3

Related parts for EP2SGX90FF1508C3N