EP2SGX90FF1508C3N Altera, EP2SGX90FF1508C3N Datasheet - Page 231

IC STRATIX II GX 90K 1508-FBGA

EP2SGX90FF1508C3N

Manufacturer Part Number
EP2SGX90FF1508C3N
Description
IC STRATIX II GX 90K 1508-FBGA
Manufacturer
Altera
Series
Stratix® II GXr
Datasheet

Specifications of EP2SGX90FF1508C3N

Number Of Logic Elements/cells
90960
Number Of Labs/clbs
4548
Total Ram Bits
4520448
Number Of I /o
650
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
1508-FBGA
For Use With
544-1725 - PCIE KIT W/S II GX EP2SGX90N544-1724 - SI KIT W/SII GX EP2SGX90N544-1702 - VIDEO KIT W/SII GX EP2SGX90N
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-1772
EP2SGX90FF40C3N
EP2SGX90FF40C3NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX90FF1508C3N
Manufacturer:
ALTERA30
Quantity:
121
Part Number:
EP2SGX90FF1508C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX90FF1508C3N
Manufacturer:
ALTERA
0
Altera Corporation
October 2007
LVTTL
LVCMOS
2.5 V
1.8 V
1.5 V
Table 4–53. Output Timing Measurement Methodology for Output Pins (Part 1 of 2)
(4)
(4)
(4)
(4)
I/O Standard
(4)
3.
4.
5.
The Quartus II software reports the timing with the conditions shown in
Table 4–53
circuit that is represented by the output timing of the Quartus II software.
Figure 4–8. Output Delay Timing Reporting Setup Modeled by Quartus II
Notes to
(1)
(2)
(3)
R
Simulate the output driver of choice into the actual PCB trace and
load, using the appropriate IBIS model or capacitance value to
represent the load.
Record the time to V
Compare the results of steps 2 and 4. The increase or decrease in
delay should be added to or subtracted from the I/O Standard
Output Adder delays to yield the actual worst-case propagation
delay (clock-to-output) of the PCB trace.
Output pin timing is reported at the output pin of the FPGA device. Additional
delays for loading and board trace delay need to be accounted for with IBIS model
simulations.
V
V
S
CCPD
CCINT
(
Ω
Output
Buffer
Figure
V
)
GND
CCIO
is 3.085 V unless otherwise specified.
is 1.12 V unless otherwise specified.
using the above equation.
R
4–8:
D
(
Output
Ω
Loading and Termination
)
V
MEAS
R
T
MEAS
(
Ω
)
R
.
S
V
CCIO
3.135
3.135
2.375
1.710
1.425
GND
V
Stratix II GX Device Handbook, Volume 1
TT
R
C
(V)
Figure 4–8
T
L
DC and Switching Characteristics
V
TT
(V)
shows the model of the
C
Notes
L
(pF)
0
0
0
0
0
Output
Output
(1), (2),
Measurement
p
n
V
1.5675
1.5675
1.1875
0.7125
MEAS
0.855
R
Point
D
(3)
(V)
4–61

Related parts for EP2SGX90FF1508C3N