MC68MH360AI33L Freescale Semiconductor, MC68MH360AI33L Datasheet - Page 107

no-image

MC68MH360AI33L

Manufacturer Part Number
MC68MH360AI33L
Description
IC MPU QUICC 33MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68MH360AI33L

Processor Type
M683xx 32-Bit
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
33MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68MH360AI33L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
6.3 Restarting the Transmitter
A global underrun may require the SCC transmitter to be restarted. However, for channel-
specific errors, only the affected channel need be restarted. The following steps are required
to restart each channel:
A stopped, but not deactivated channel is started as described above. A deactivated channel
must first have the ZISTATE and TSTATE reinitialized to their correct values, followed by
setting TSATTx[V] and CHAMR[ENT]. Lastly, set CHAMR[POL] if the buffers are ready.
6.4 Restarting the Receiver
A global receiver overrun may require the SCC receiver to be restarted. However, for
channel-specific errors, only the affected channel need be restarted. The following steps are
required to restart each channel:
6.5 Disabling Receiver and Transmitter
A transmit channel can be stopped from sending any more data to the line with the STOP
command described in Section 3.1, “Transmit Commands.” The transmitter will continue
to send IDLEs or FLAGs according to the channel mode register setting. To deactivate a
channel, the V bit has to be cleared in the time slot assignment table and the ENT bit has to
be cleared in the channel mode register.
To stop a channel while receiving, use the STOP command as described in Section 3.2,
“Receive Commands,” then perform a restart as described above.
6.6 Debugging Hints
Note that the following guidelines are subject to change; code should not rely on this
information. The hints are for debugging purposes only.
6.6.1 Pointer Registers
Table 6-7 discusses the debugging hints for pointer registers. See Section 2.4.1, “Channel-
Specific HDLC Parameters,” and See Section 2.4.2, “Channel-Specific Transparent
Parameters,” for more information.
• Prepare buffer descriptors.
• Set the POL bit in the channel mode register.
• Prepare buffer descriptors.
• Initialize the ZDSTATE to either 0x080 (HDLC) or 0x1800_0080 (transparent).
• Initialize the RSTATE to 0x3900_0000 for MH360 and 860MH.
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
Chapter 6. QMC Initialization

Related parts for MC68MH360AI33L