MC68360EM25VL Freescale Semiconductor, MC68360EM25VL Datasheet - Page 566
MC68360EM25VL
Manufacturer Part Number
MC68360EM25VL
Description
IC MPU QUICC 25MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Datasheets
1.MC68EN360VR25L.pdf
(14 pages)
2.MC68EN360VR25L.pdf
(2 pages)
3.MC68360AI25L.pdf
(962 pages)
Specifications of MC68360EM25VL
Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
MC68360EM25VL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68360EM25VL
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
- Current page: 566 of 962
- Download datasheet (4Mb)
Freescale Semiconductor, Inc.
Serial Communication Controllers (SCCs)
In either mode, an interrupt can be issued according to the I-bit in the Tx BD. The Ethernet
controller will then proceed to the next Tx BD in the table. In this way, the user may be inter-
rupted after each frame, after each buffer, or after a specific buffer has been transmitted.
The Ethernet controller has an option to add pad characters to short frames. If the PAD bit
is set in the Tx BD, the frame will be padded up to the value of the minimum frame length
register.
To rearrange the transmit queue before the CP has completed transmission of all frames,
issue the GRACEFUL STOP TRANSMIT command. This technique can be useful for trans-
mitting expedited data before previously linked buffers or for error situations. When the
GRACEFUL STOP TRANSMIT command is issued, the Ethernet controller will stop imme-
diately if no transmission is in progress, or continue transmission until the current frame has
successfully completed transmission or terminates with a collision. When the Ethernet con-
troller is given the RESTART TRANSMIT command, it resumes transmission.
The Ethernet controller transmits bytes LSB first.
7.10.23.6 ETHERNET CHANNEL FRAME RECEPTION. The Ethernet receiver is also
designed to work with almost no intervention from the host. The Ethernet receiver can per-
form address recognition, CRC checking, short frame checking, maximum DMA transfer
checking, and maximum frame length checking.
When the host enables the Ethernet receiver, it will enter hunt mode as soon as the RENA
signal is asserted if CLSN is negated. In hunt mode, as data is shifted into the receive shift
register one bit at a time, the contents of the register are compared to the contents of the
SYN1 field in the data synchronization register. This compare function becomes valid a cer-
tain number of clocks after the start of the frame (depending on the NIB bits in the PSMR).
If the two are not equal, the next bit is shifted in, and the comparison is repeated. If a double
zero fault or double one fault is detected between bits 14 to 21 from the start of the frame,
the frame is rejected. If a double zero fault is detected after 21 bits from the start of the frame
and before detection the start frame delimiter, the frame is also rejected. When the registers
match, the hunt mode is terminated, and character assembly begins.
When the receiver detects the first bytes of the frame, the Ethernet controller will perform
address recognition functions on the frame (see 7.10.23.11 Ethernet Address Recognition).
The receiver can receive physical (individual), group (multicast), and broadcast addresses.
No Ethernet receive frame data is written to memory until the internal address recognition
algorithm is complete, which improves bus utilization in the case of frames not addressed to
this station.
The receiver can also work with an external CAM. See 7.10.23.7 CAM Interface for more
details. In the case of an external CAM, frame reception continues normally unless the CAM
specifically signals the frame to be rejected.
If a match is detected, the Ethernet controller will fetch the next Rx BD and, if it is empty, will
start to transfer the incoming frame to the Rx BD’s associated data buffer. If a collision is
detected during the frame, the Rx BDs associated with this frame are reused. Thus, no col-
7-242
MC68360 USER’S MANUAL
For More Information On This Product,
Go to: www.freescale.com
Related parts for MC68360EM25VL
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet:
Part Number:
Description:
MC68360 MC68360 Multiple Ethernet Channels on the QUICC
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Implementing an 8 bit Eprom for an MC68EC040-MC68360 System
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Interfacing the MC68060 to the MC68360
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 MC68360 RAM Microcode Package Option Overview
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 MC68360 CPM-CPU Interaction
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Interfacing SDRAM to the MC68360 QUICC Device
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Interfacing the QUICC to a MCM516400 (4Mx4 10-12 column-row) DRAM
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Interfacing the 68360 (QUICC) to T1-E1 Systems
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
MC68360 Multiple QUICC Design Concept
Manufacturer:
Motorola / Freescale Semiconductor
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Freescale Semiconductor, Inc
Datasheet: