CY7C67200-48BAXI Cypress Semiconductor Corp, CY7C67200-48BAXI Datasheet - Page 71

USB HOST/PERIPH CNTRLR 48LFBGA

CY7C67200-48BAXI

Manufacturer Part Number
CY7C67200-48BAXI
Description
USB HOST/PERIPH CNTRLR 48LFBGA
Manufacturer
Cypress Semiconductor Corp
Series
EZ-OTG™r
Type
OTG Programmable USB On The Gor
Datasheet

Specifications of CY7C67200-48BAXI

Package / Case
48-LFBGA
Controller Type
USB Peripheral Controller
Interface
Serial
Voltage - Supply
2.7 V ~ 3.6 V, 3 V ~ 3.6 V
Current - Supply
80mA, 135mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Data Rate
2 Mbps
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Temperature Range
- 40 C to + 85 C
Supply Current
80 mA
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Operating Supply Voltage
2.7 V to 3.6 V
Controller Family/series
PSoC 1
Core Size
16 Bit
No. Of I/o's
25
Program Memory Size
16KB
Ram Memory Size
8KB
Cpu Speed
48MHz
No. Of Timers
2
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
CY3663 - KIT DEV EZ-OTG/EZ-HOST
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
428-2262
CY7C67200-48BAXI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C67200-48BAXI
Manufacturer:
CYPRESS
Quantity:
1 500
Part Number:
CY7C67200-48BAXI
Manufacturer:
CY
Quantity:
6
Part Number:
CY7C67200-48BAXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C67200-48BAXI
Manufacturer:
CY
Quantity:
1 000
Part Number:
CY7C67200-48BAXI
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
CY7C67200-48BAXI
Quantity:
9 000
Part Number:
CY7C67200-48BAXIT
Manufacturer:
XAC
Quantity:
105
Part Number:
CY7C67200-48BAXIT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C67200-48BAXIT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document #: 38-08014 Rev. *G
HSS BYTE Mode Transmit
qt_clk, CPU_A, CPUHSS_cs, CPU_wr are internal signals, included in the diagram to illustrate relationship between CPU opera-
tions and HSS port operations.
Bit 0 is LSB of data byte. Data bits are HIGH true: HSS_TxD HIGH = data bit value ‘1’.
BT = bit time = 1/baud rate.
HSS Block Mode Transmit
BLOCK mode transmit timing is similar to BYTE mode, except the STOP bit time is controlled by the HSS_GAP value.
The BLOCK mode STOP bit time, t
Transmit Gap register 90xC074].
The default t
BT = bit time = 1/baud rate.
HSS BYTE and BLOCK Mode Receive
Receive data arrives asynchronously relative to the internal clock.
Incoming data bit rate may deviate from the programmed baud rate clock by as much as ±5% (with HSS_RATE value of 23 or
higher).
BYTE mode received bytes are buffered in a FIFO. The FIFO not empty condition becomes the RxRdy flag.
BLOCK mode received bytes are written directly to the memory system.
Bit 0 is LSB of data byte. Data bits are HIGH true: HSS_RxD HIGH = data bit value ‘1’.
BT = bit time = 1/baud rate.
CPU_A[2:0]
CPUHSS_cs
TxRdy flag
HSS_TxD
CPU_wr
qt_clk
HSS_RxD
HSS_TxD
GAP
is 2 BT.
Byte transmit
triggered by a
CPU write to the
HSS_TxData register
BT +/- 5%
start bit
BT +/- 5%
bit 0
GAP
= (HSS_GAP – 9) BT, where BT is the bit time, and HSS_GAP is the content of the HSS
TxRdy low to start bit delay:
0 min, BT max when starting from IDEL.
(BT = bit period)
bit 1
For back to back transmit, new START Bit
begins immediately following previous STOP bit.
bit 2
start bit
BT
BT
BT
bit 0
bit 3
10 BT +/- 5%
bit 1
t
GAP
bit 4
bit 2
bit 5
bit 3
received byte added to
receive FIFO during the final data bit time
bit 4
start of last data bit to TxRdy high:
0 min, 4 T max.
(T is qt_clk period)
bit 6
bit 5
bit 7
bit 6
stop bit
CY7C67200
goes high
bit 7
CPU may start another BYTE
transmit right after TxRdy
Page 71 of 78
start bit
stop bit
1 stop bit shown.
1 or 2 stop bits.
programmable
start bit
[+] Feedback

Related parts for CY7C67200-48BAXI