ISP1563BMUM ST-Ericsson Inc, ISP1563BMUM Datasheet - Page 75

no-image

ISP1563BMUM

Manufacturer Part Number
ISP1563BMUM
Description
IC USB HOST CTRL HI-SPD 128LQFP
Manufacturer
ST-Ericsson Inc
Datasheet

Specifications of ISP1563BMUM

Applications
USB Host/Function Processor
Interface
EHCI Interface
Voltage - Supply
3 V ~ 3.6 V
Package / Case
128-LQFP
Mounting Type
Surface Mount
For Use With
UM10066 - EVAL BRD FOR ISP1563
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
ISP1563BM-T
ISP1563BM-T

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1563BMUM
Manufacturer:
NXP
Quantity:
670
Part Number:
ISP1563BMUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Philips Semiconductors
[1]
9397 750 14224
Product data sheet
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
The reserved bits should always be written with the reset value.
LHCR
R/W
R/W
15
0
7
0
Table 103: USBCMD - USB Command register bit description
Address: Value read from func2 of address 10h + 20h
Bit
31 to 24
23 to 16
15 to 8
7
6
IAAD
R/W
R/W
14
0
6
0
Symbol
reserved
ITC[7:0]
reserved
LHCR
IAAD
ASE
R/W
R/W
13
0
5
0
Description
-
Interrupt Threshold Control: Default = 08h. This field is used by the
system software to select the maximum rate at which the Host Controller
will issue interrupts. If software writes an invalid value to this register, the
results are undefined. Valid values are:
00h — reserved
01h — 1 micro frame
02h — 2 micro frames
04h — 4 micro frames
08h — 8 micro frames (equals 1 ms)
10h — 16 micro frames (equals 2 ms)
20h — 32 micro frames (equals 4 ms)
40h — 64 micro frames (equals 8 ms).
Software modifications to this field while HCH (bit 12 in the USBSTS
register) is zero results in undefined behavior.
-
Light Host Controller Reset: This control bit is not required. It allows the
driver software to reset the EHCI controller, without affecting the state of
the ports or the relationship to the companion Host Controllers. If not
implemented, a read of this field will always return zero. If implemented, on
read:
0 — Indicates that the Light Host Controller Reset has completed and it is
ready for the host software to reinitialize the Host Controller
1 — Indicates that the Light Host Controller Reset has not yet completed.
Interrupt on Asynchronous Advance Doorbell: This bit is used as a
doorbell by software to notify the Host Controller to issue an interrupt the
next time it advances the asynchronous schedule. Software must write
logic 1 to this bit to ring the doorbell. When the Host Controller has evicted
all appropriate cached schedule states, it sets IAA (bit 5 in the USBSTS
register). If IAAE (bit 5 in the USBINTR register) is logic 1, then the Host
Controller will assert an interrupt at the next interrupt threshold. The Host
Controller sets this bit to logic 1 after it sets IAA. Software should not set
this bit when the asynchronous schedule is inactive because this results in
an undefined value.
Rev. 01 — 14 July 2005
R/W
PSE
R/W
12
0
4
0
reserved
[1]
R/W
R/W
11
0
3
0
FLS[1:0]
R/W
R/W
10
0
2
0
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
HS USB PCI Host Controller
HCRESET
R/W
R/W
9
0
1
0
ISP1563
R/W
R/W
75 of 107
RS
8
0
0
0

Related parts for ISP1563BMUM