P80C592FFA NXP Semiconductors, P80C592FFA Datasheet - Page 91

P80C592FFA

Manufacturer Part Number
P80C592FFA
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of P80C592FFA

Cpu Family
80C
Device Core
80C51
Device Core Size
8b
Frequency (max)
16MHz
Interface Type
CAN/UART
Program Memory Type
ROMLess
Program Memory Size
Not Required
Total Internal Ram Size
512Byte
# I/os (max)
40
Number Of Timers - General Purpose
3
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
68
Package Type
PLCC
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P80C592FFA
Manufacturer:
PANASONIC
Quantity:
1 200
Part Number:
P80C592FFA
Quantity:
1 235
Part Number:
P80C592FFA
Manufacturer:
NXP
Quantity:
1 240
Part Number:
P80C592FFA
Manufacturer:
RCA
Quantity:
8
Part Number:
P80C592FFA
Manufacturer:
PHI
Quantity:
20 000
Part Number:
P80C592FFA/00
Manufacturer:
SYSTECH
Quantity:
40
Part Number:
P80C592FFA/00
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
P80C592FFA/00,512
Manufacturer:
ON
Quantity:
300
Part Number:
P80C592FFA/00,512
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
P80C592FFA/00,518
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
P80C592FFA/00Ј¬512
Manufacturer:
NXP
Quantity:
702
Philips Semiconductors
22 CAN APPLICATION INFORMATION
22.1
Real-time applications require the ability to process and
transfer information in a limited and predetermined period
of time. If knowing this total time and the time required to
process the information, the (maximum allowed) transfer
delay time is given.
22.1.1
The maximum allowed bit-time (t
Where:
Example:
For the calculation of n
time is calculated for):
giving:
Where:
1996 Jun 27
t
the maximum allowed transfer delay time (application-specific).
n
the maximum latency time (in terms of number of bits), which depends on the
actual state of the CAN network (e.g. another message already on the network);
n
the number of bits of a message; it varies with the number of transferred data bytes
n
since at maximum one-bit-time ago another CAN-controller is transmitting.
a single error occurs during the transmission of that message preceding ours, leading to the additional transfer of one
Error Frame
‘our message’ has the highest priority,
The additional 18 bits are due to the Error Frame and the Intermission Field preceding ‘our message’.
n
CAN network.
8-bit microcontroller with on-chip CAN
MAX TRANSFER TIME
BIT, MAX LATENCY
BIT, MESSAGE
DATA BYTES
DATA BYTES, WORST CASE
Latency time requirements
M
AXIMUM ALLOWED BIT
(0..8) and Stuffbits like:
:
:
:
BIT, MAX LATENCY
denotes the number of data bytes contained by the longest message being used in a given
44
n
n
BIT, MAX LATENCY
-
BIT, MAX LATENCY
TIME CALCULATION
+
BIT
8.n
) due to latency time requirements can be calculated as:
t
DATA BYTES
BIT
the following is assumed (the term ‘our message’ refers to that one the latency
-------------------------------------------------------------------------------------------- -
n
BIT, MAX LATENCY
52
44
n
t
BIT, MESSAGE
+
MAX TRANSFER TIME
+
10.n
8.n
DATA BYTES, WORST CASE
91
DATA BYTES, WORST CASE
It is measured from the initiation of the transfer up to the
signalling of reception.
For instance, this is the period of time between
programming the CAN Command Register bit 0
(Transmission Request) to HIGH and the time getting an
interrupt at a receiving CAN-device (due to the reception
of the respective message).
+
n
BIT, MESSAGE
52
+
10.n
DATABYTES
+
+
18
18
Product specification
P8xC592
(1)
(2)
(3)
(4)

Related parts for P80C592FFA