SAM3N2C Atmel Corporation, SAM3N2C Datasheet - Page 469

no-image

SAM3N2C

Manufacturer Part Number
SAM3N2C
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM3N2C

Flash (kbytes)
128 Kbytes
Pin Count
100
Max. Operating Frequency
48 MHz
Cpu
Cortex-M3
# Of Touch Channels
23
Hardware Qtouch Acquisition
No
Max I/o Pins
47
Ext Interrupts
47
Quadrature Decoder Channels
2
Usb Speed
No
Usb Interface
No
Spi
3
Twi (i2c)
2
Uart
4
Ssc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
10
Adc Speed (ksps)
384
Resistive Touch Screen
No
Dac Channels
1
Dac Resolution (bits)
10
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.62 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
6
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes
Figure 28-6. Master Write with One Data Byte
Figure 28-7. Master Write with Multiple Data Bytes
11011A–ATARM–04-Oct-10
11011A–ATARM–04-Oct-10
TXCOMP
TXRDY
TWCK
TWD
Write THR (Data n)
S
DADR
After a Master Write transfer, the Serial Clock line is stretched (tied low) while no new data is
written in the TWI_THR or until a STOP command is performed.
See
TXCOMP
TXRDY
W
Figure
TWD
Write THR (DATA)
A
S
28-6,
STOP Command sent (write in TWI_CR)
DATA n
Figure
DADR
28-7, and
A
W
Figure
Write THR (Data n+1)
A
28-8.
DATA
DATA n+1
STOP command performed
(by writing in the TWI_CR)
A
Write THR (Data n+2)
Last data sent
P
A
DATA n+2
SAM3N
SAM3N
A
P
469
469

Related parts for SAM3N2C