STPCC4 STMicroelectronics, STPCC4 Datasheet - Page 38

no-image

STPCC4

Manufacturer Part Number
STPCC4
Description
STPC CONSUMER-II DATASHEET - X86 CORE PC COMPATIBLE INFORMATION APPLIANCE SYSTEM-ON-CHIP
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STPCC4EEBC
Manufacturer:
ST
Quantity:
48
Part Number:
STPCC4EEBC
Manufacturer:
MICRO
Quantity:
698
Part Number:
STPCC4HEBC
Manufacturer:
OKI
Quantity:
463
Part Number:
STPCC4HEBC
Manufacturer:
ST
0
Part Number:
STPCC4HEBC
Manufacturer:
ST
Quantity:
20 000
Part Number:
STPCC4HEBI
Manufacturer:
ST
0
ELECTRICAL SPECIFICATIONS
4.5.1. POWER ON SEQUENCE
Figure 4-3 describes the power-on sequence of
the STPC, also called cold reset.
There is no dependency between the different
power supplies and there is no constraint on their
rising time.
SYSRSTI# as no constraint on its rising edge but
must stay active until power supplies are all within
specifications,
recommended to let the STPC PLLs and strap
options stabilize.
38/93
S tra p O p tio n s
Po w e r Su p p lie s
1 4 M H z
SY S R S TI#
ISA C L K
H C L K
PC I_ C L K
SY S R S TO #
a
margin
of 10 s is even
Figure 4-3. Power-on timing diagram
Release 1.5 - January 29, 2002
> 1 0 u s
V A L ID C O N FIG U R A TIO N
1 .6 V
Strap Options are continuously sampled during
SYSRSTI# low and must remain stable. Once
SYSRSTI# is high, they MUST NOT CHANGE
until SYSRSTO# goes high.
Bus activity starts only few clock cycles after the
release of SYSRSTO#. The toggling signals
depend on the STPC configuration.
In ISA mode, activity is visible on PCI prior to the
ISA bus as the controller is part of the south
bridge.
In Local Bus mode, the PCI bus is not accessed
and the Flash Chip Select is the control signal to
monitor.
2 .3 m s

Related parts for STPCC4