L64780 LSI Logic Corporation, L64780 Datasheet - Page 60
![no-image](/images/no-image-200.jpg)
L64780
Manufacturer Part Number
L64780
Description
Dvb-t Cofdm Demodulator Technical Manual 2/00
Manufacturer
LSI Logic Corporation
Datasheet
1.L64780.pdf
(126 pages)
- Current page: 60 of 126
- Download datasheet (954Kb)
4-8
TPS_INFO_CHANGE
Register Descriptions
The Sync change event is visible through the signal
SYNC CHANGE (see
ing Registers Address Line
least one of the following synchronizations has changed
during the demodulation:
TPS Change Interrupt
A valid TPS structure has been received that differs from
the current mode of the DTTV demodulator. This interrupt
does not occur if the only change is in the frame number.
The TPS_INFO_CHANGE bit is initially reset to 0 (no
interrupt). If this bit is set to 1, an interrupt is generated.
The TPS_INFO_CHANGE bit is set to 1 only when the
received error-free (BCH-correct) TPS is different from
the last TPS information stored in the TPS registers. This
bit is only reset by a microprocessor read access. The
TPS_INFO_CHANGE bit is evaluated every COFDM
frame, and it is visible through the TPS_INFO_CHANGE
signal (see
The Frame_Sync_OK bit is set to 1 when the frame
synchronization is reached and reset to 0 when the
frame synchronization is lost. The Frame_Sync_OK
bit is visible through the Performance Monitoring
register.
The Freq_Sync_OK bit is set to 1 when the demodu-
lator is frequency locked and reset to 0 when the fre-
quency synchronization is not yet reached or lost. The
Freq_Sync_OK bit is visible through Performance
Monitoring Register 1.
The Start_Sync_OK bit is set to 1 when the timing
block has properly determined the start of the FFT; it
is reset to 0 when this is lost. Start_Sync_OK bit is
visible through Performance Monitoring Register 1.
The Clock_Sync_OK bit is set to 1 when the sampling
frequency is properly locked; it is reset to 0 when sync
is not reached. Clock_Sync_OK is visible through Per-
formance Monitoring register 1.
The TPS_Sync_OK bit is set to 1 when the TPS
frame is error free; it is reset to 0 when the frame is
corrupted. The TPS_Sync_OK bit is visible through
Performance Monitoring Register 1.
Section 4.3, “TPS
Section 4.6, “Performance Monitor-
0x16”) and occurs when at
Registers”).
R 0
Related parts for L64780
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
![L64105](/images/no-image3.png)
Part Number:
Description:
Mpeg-2 Audio/video Decoder
Manufacturer:
LSI Logic Corporation
Datasheet:
![L64704](/images/no-image3.png)
Part Number:
Description:
Satellite Decoder Technical Manual 5/97
Manufacturer:
LSI Logic Corporation
Datasheet:
![L64724](/images/no-image3.png)
Part Number:
Description:
Satellite Receiver
Manufacturer:
LSI Logic Corporation
Datasheet:
![L64733](/images/no-image3.png)
Part Number:
Description:
Tuner/receiver Chipset
Manufacturer:
LSI Logic Corporation
Datasheet:
![L64733C](/images/no-image3.png)
Part Number:
Description:
Tuner And Satellite Receiver Chipset Data Sheet 2/01
Manufacturer:
LSI Logic Corporation
Datasheet:
![L64767](/images/no-image3.png)
Part Number:
Description:
Smatv Qam Encoder
Manufacturer:
LSI Logic Corporation
Datasheet:
![L64777](/images/no-image3.png)
Part Number:
Description:
DVB Qam Modulator
Manufacturer:
LSI Logic Corporation
Datasheet:
![L64010ADM](/images/no-image3.png)
Part Number:
Description:
16-Bit HCMOS Multiplier / Accumulators
Manufacturer:
LSI Logic Corporation
![L64108](/images/no-image3.png)
Part Number:
Description:
Transport with Embedded CPU and Control
Manufacturer:
LSI Logic Corporation
![L64133-10GM](/images/no-image3.png)
Part Number:
Description:
32-Bit HCMOS IEEE Floating-Point Processor
Manufacturer:
LSI Logic Corporation
![L64118](/images/no-image3.png)
Part Number:
Description:
Controllers, Transport Controller with Embedded MIPS CPU (TR4101)
Manufacturer:
LSI Logic Corporation
Datasheet:
![L64210NM](/images/no-image3.png)
Part Number:
Description:
Variable-Length Video Shift Registers
Manufacturer:
LSI Logic Corporation