XR16L788 Exar Corporation, XR16L788 Datasheet - Page 24

no-image

XR16L788

Manufacturer Part Number
XR16L788
Description
High-performance 3.3V Octal Uart
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR16L788CQ
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
XR16L788CQ-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XR16L788CQ-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
XR16L788CQ-F
Quantity:
382
Part Number:
XR16L788CQTR-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XR16L788IQ
Manufacturer:
XR
Quantity:
5 510
Part Number:
XR16L788IQ
Manufacturer:
NSC
Quantity:
5 510
Part Number:
XR16L788IQ-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XR16L788IQ-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
XR16L788IQTR-F
Manufacturer:
Exar Corporation
Quantity:
10 000
• MSR is by any of the MSR bits, 0, 1, 2 and 3.
• Receive Xon
• CTS#/DSR# is by a change of state on the input pin
• RTS#/DTR# is when its receiver changes the state
• LSR interrupt is cleared by a read to the LSR regis-
T
ISR[0]: Interrupt Status
Logic 0 = An interrupt is pending and the ISR con-
tents may be used as a pointer to the appropriate in-
terrupt service routine.
Logic 1 = No interrupt pending. (default condition)
ISR[3:1]: Interrupt Status
These bits indicate the source for a pending interrupt
at interrupt priority levels 1, 2, 3 and 4 (See Interrupt
Source
ISR[5:4]: Interrupt Status
These bits are enabled when EFR bit-4 is set to a log-
ic 1. ISR bit-4 indicates that the receiver detected a
data match of the Xon or Xoff character(s).
N
a logic 1 until a Xon character is received. ISR bit-5 indi-
cates that CTS#/DSR# or RTS#/DTR# has changed state.
ISR[7:6]: FIFO Enable Status
These bits are set to a logic 0 when the FIFOs are
disabled. They are set to a logic 1 when the FIFOs
are enabled.
P
4.11.2 Interrupt Clearing:
ABLE
OTE
of a Xon, Xoff or Special character.
with auto flow control enabled, EFR bit-7, and
depending on selection on MCR bit-2.
of the output pin during auto RTS/DTR flow control
enabled by EFR bit-6 and selection of MCR bit-2.
ter.
L
RIORITY
EVEL
X
1
2
3
4
5
6
7
: Note that once set to a logic 1, the ISR bit-4 will stay
9: I
Table 9
NTERRUPT
B
IT
0
0
0
0
0
0
1
0
).
/
-5
Xoff/Special character is by detection
B
S
IT
OURCE AND
0
0
0
0
0
1
0
0
-4
ISR R
B
EGISTER
IT
0
0
1
0
0
0
0
0
-3
P
RIORITY
B
S
IT
TATUS
1
1
1
0
0
0
0
0
-2
L
EVEL
B
B
ITS
IT
1
0
0
1
0
0
0
0
-1
24
B
• RXRDY and RXRDY Time-out are cleared by read-
• TXRDY interrupt is cleared by a read to the ISR
• MSR interrupt is cleared by a read to the MSR reg-
• Xon, Xoff or Special character interrupt is cleared
• RTS#/DTR# and CTS#/DSR# status change inter-
]
FIFO Control Register (FCR)
This register is used to enable the FIFOs, clear the
FIFOs, set the transmit/receive FIFO trigger levels,
and select the DMA mode. The DMA, and FIFO
modes are defined as follows:
FCR BIT-0: TX and RX FIFO Enable
Logic 0 = Disable the transmit and receive FIFO. (de-
fault).
Logic 1 = Enable the transmit and receive FIFOs.
This bit must be set to logic 1 when other FCR bits
are written or they will not be programmed.
FCR[1]: RX FIFO Reset
This bit is only active when FCR bit-0 is active.
Logic 0 = No receive FIFO reset. (default)
Logic 1 = Reset the receive FIFO pointers and FIFO
level counter logic (the receive shift register is not
cleared or altered). This bit will return to a logic 0 after
resetting the FIFO.
FCR[2]: TX FIFO Reset
This bit is only active when FCR bit-0 is active.
Logic 0 = No transmit FIFO reset. (default)
IT
0
0
0
0
0
0
0
1
ing data until FIFO falls below the trigger level.
register.
ister.
by a read to ISR.
rupts are cleared by a read to the MSR register.
-0
LSR (Receiver Line Status Register)
RXRDY (Received Data Ready)
RXRDY (Receive Data Time-out)
TXRDY (Transmitter Holding Register Empty)
MSR (Modem Status Register)
RXRDY (Received Xon/Xoff or Special character)
CTS#/DSR#, RTS#/DTR# change of state
None (default)
S
OURCE OF THE INTERRUPT
XR16L788 OCTAL UART
+
REV. 1.1.4

Related parts for XR16L788